#### **NXP Semiconductors**

Document Number: KSDK20LPC5460XAPIRM Rev. 0

Oct 2016



### **Contents**

| Chapter | Introduction                                       |     |
|---------|----------------------------------------------------|-----|
| Chapter | Driver errors status                               |     |
| Chapter | Trademarks                                         |     |
| Chapter | Architectural Overview                             |     |
| Chapter | ADC: 12-bit SAR Analog-to-Digital Converter Driver |     |
| 5.1     | Overview                                           | l 1 |
| 5.2     | Typical use case                                   | []  |
| 5.2.1   | Polling Configuration                              |     |
| 5.2.2   | Interrupt Configuration                            |     |
| 5.3     | Data Structure Documentation                       | ۲.  |
| 5.3.1   | struct adc_config_t                                | Ĺ., |
| 5.3.2   | struct adc_conv_seq_config_t                       | 2   |
| 5.3.3   | struct adc_result_info_t                           | (   |
| 5.4     | Macro Definition Documentation                     | [9  |
| 5.4.1   | LPC_ADC_DRIVER_VERSION                             | (   |
| 5.5     | Enumeration Type Documentation                     | S   |
| 5.5.1   | _adc_status_flags                                  | (   |
| 5.5.2   | _adc_interrupt_enable                              | 2(  |
| 5.5.3   | adc_clock_mode_t                                   |     |
| 5.5.4   | adc_resolution_t                                   |     |
| 5.5.5   | adc_trigger_polarity_t                             |     |
| 5.5.6   | adc_priority_t                                     |     |
| 5.5.7   | adc_seq_interrupt_mode_t                           |     |
| 5.5.8   | adc_threshold_compare_status_t                     |     |
| 5.5.9   | adc_threshold_crossing_status_t                    |     |
| 5.5.10  | adc_threshold_interrupt_mode_t                     | 22  |
| 5.6     | Function Documentation                             | ) ( |
| 5.6.1   | ADC_Init                                           | 20  |

**SDK API Reference Manual v2.0.0** 

iii

| Section    | Contents                                      | Page   |
|------------|-----------------------------------------------|--------|
| Number     | Title                                         | Number |
| 5.6.2      | ADC_Deinit                                    |        |
| 5.6.3      | ADC_GetDefaultConfig                          |        |
| 5.6.4      | ADC_DoSelfCalibration                         |        |
| 5.6.5      | ADC_EnableTemperatureSensor                   |        |
| 5.6.6      | ADC_EnableConvSeqA                            |        |
| 5.6.7      | ADC_SetConvSeqAConfig                         |        |
| 5.6.8      | ADC_DoSoftwareTriggerConvSeqA                 |        |
| 5.6.9      | ADC_EnableConvSeqABurstMode                   |        |
| 5.6.10     | ADC_SetConvSeqAHighPriority                   |        |
| 5.6.11     | ADC_EnableConvSeqB                            |        |
| 5.6.12     | ADC_SetConvSeqBConfig                         |        |
| 5.6.13     | ADC_DoSoftwareTriggerConvSeqB                 |        |
| 5.6.14     | ADC_EnableConvSeqBBurstMode                   |        |
| 5.6.15     | ADC_SetConvSeqBHighPriority                   |        |
| 5.6.16     | ADC_GetConvSeqAGlobalConversionResult         |        |
| 5.6.17     | ADC_GetConvSeqBGlobalConversionResult         |        |
| 5.6.18     | ADC_GetChannelConversionResult                |        |
| 5.6.19     | ADC_SetThresholdPair0                         |        |
| 5.6.20     | ADC_SetThresholdPair1                         |        |
| 5.6.21     | ADC_SetChannelWithThresholdPair0              |        |
| 5.6.22     | ADC_SetChannelWithThresholdPair1              |        |
| 5.6.23     | ADC_EnableInterrupts                          |        |
| 5.6.24     | ADC_DisableInterrupts                         |        |
| 5.6.25     | ADC_EnableShresholdCompareInterrupt           |        |
| 5.6.26     | ADC_GetStatusFlags                            |        |
| 5.6.27     | ADC_ClearStatusFlags                          |        |
| Chapter    | CRC: Cyclic Redundancy Check Driver           |        |
| 6.1        | Overview                                      | 35     |
| 6.2        | CRC Driver Initialization and Configuration   | 35     |
| 6.3        | CRC Write Data                                | 35     |
| 6.4        | CRC Get Checksum                              | 35     |
|            |                                               |        |
| 6.5        | Comments about API usage in RTOS              | 36     |
| 6.6        | Comments about API usage in interrupt handler | 36     |
| <b>6.7</b> | CRC Driver Examples                           | 36     |
| 6.7.1      | Simple examples                               |        |
| 6.7.2      | Advanced examples                             |        |
| 6.8        | Data Structure Documentation                  | 40     |

| Section | Contents                                    | Pag   | τΔ. |
|---------|---------------------------------------------|-------|-----|
| Number  | Title                                       | Numbe | -   |
| 6.8.1   | struct crc_config_t                         |       |     |
| 6.9     | Macro Definition Documentation              | 4     | 0   |
| 6.9.1   | FSL_CRC_DRIVER_VERSION                      |       | .0  |
| 6.9.2   | CRC_DRIVER_USE_CRC16_CCITT_FALSE_AS_DEFAULT | 4     | .1  |
| 6.10    | Enumeration Type Documentation              |       |     |
| 6.10.1  | crc_polynomial_t                            | 4     | 1   |
| 6.11    | Function Documentation                      | 4     | 1   |
| 6.11.1  | CRC_Init                                    | 4     | -1  |
| 6.11.2  | CRC_Deinit                                  | 4     | -1  |
| 6.11.3  | CRC_Reset                                   | 4     | 1   |
| 6.11.4  | CRC_GetDefaultConfig                        | 4     | 2   |
| 6.11.5  | CRC_GetConfig                               | 4     | 2   |
| 6.11.6  | CRC_WriteData                               |       | 2   |
| 6.11.7  | CRC_Get32bitResult                          | 4     | 3   |
| 6.11.8  | CRC_Get16bitResult                          |       | .3  |
| Chapter | CTIMER: Standard counter/timers             |       |     |
| 7.1     | Overview                                    | 4     | 5   |
| 7.2     | Function groups                             | 4     | 5   |
| 7.2.1   | Initialization and deinitialization         | 4     | .5  |
| 7.2.2   | PWM Operations                              | 4     | 5   |
| 7.2.3   | Match Operation                             | 4     | .5  |
| 7.2.4   | Input capture operations                    |       | .5  |
| 7.3     | Typical use case                            | 4     | 6   |
| 7.3.1   | Match example                               | 4     | 6   |
| 7.3.2   | PWM output example                          | 4     | 6   |
| 7.4     | Data Structure Documentation                | 4     | 9   |
| 7.4.1   | struct ctimer_match_config_t                | 4     | 9   |
| 7.4.2   | struct ctimer_config_t                      | 5     | 0   |
| 7.5     | <b>Enumeration Type Documentation</b>       | 5     | 0   |
| 7.5.1   | ctimer_capture_channel_t                    |       | 0   |
| 7.5.2   | ctimer_capture_edge_t                       | 5     | 0   |
| 7.5.3   | ctimer_match_t                              | 5     | 0   |
| 7.5.4   | ctimer_match_output_control_t               | 5     | 1   |
| 7.5.5   | ctimer_interrupt_enable_t                   | 5     | 1   |
| 7.5.6   | ctimer_status_flags_t                       | 5     | 1   |
| 7.5.7   | ctimer_callback_type_t                      |       | 2   |

NXP Semiconductors

| Section | Contents                              |   |   | Dogo         |
|---------|---------------------------------------|---|---|--------------|
| Number  | Title                                 | ī |   | Page<br>mber |
| 7.6     | Function Documentation                |   |   |              |
| 7.6.1   | CTIMER_Init                           |   |   |              |
| 7.6.2   | CTIMER_Deinit                         |   |   |              |
| 7.6.3   | CTIMER_GetDefaultConfig               |   |   |              |
| 7.6.4   | CTIMER_GetDefautConfig                |   |   |              |
| 7.6.5   | •                                     |   |   |              |
| 7.6.6   | CTIMER_UpdatePwmDutycycle             |   |   |              |
| 7.6.7   | CTIMER_SetupCenture                   |   |   | -            |
| 7.6.8   | CTIMER_SetupCapture                   |   |   |              |
|         | CTIMER_RegisterCallBack               |   |   |              |
| 7.6.9   | CTIMER_EnableInterrupts               |   |   |              |
| 7.6.10  | CTIMER_DisableInterrupts              |   |   |              |
| 7.6.11  | CTIMER_GetEnabledInterrupts           |   |   |              |
| 7.6.12  | CTIMER_GetStatusFlags                 |   |   |              |
| 7.6.13  | CTIMER_ClearStatusFlags               |   |   |              |
| 7.6.14  | CTIMER_StartTimer                     |   |   |              |
| 7.6.15  | CTIMER_StopTimer                      |   |   |              |
| 7.6.16  | CTIMER_Reset                          |   | • | . 57         |
| Chapter | Common Driver                         |   |   |              |
| 8.1     | Overview                              |   |   | . 59         |
| 8.2     | Macro Definition Documentation        |   |   | . 64         |
| 8.2.1   | MAKE_STATUS                           |   |   |              |
| 8.2.2   | MAKE_VERSION                          |   |   |              |
| 8.2.3   | DEBUG CONSOLE DEVICE TYPE NONE        |   |   |              |
| 8.2.4   | DEBUG_CONSOLE_DEVICE_TYPE_UART        |   |   | . 64         |
| 8.2.5   | DEBUG_CONSOLE_DEVICE_TYPE_LPUART      |   |   |              |
| 8.2.6   | DEBUG CONSOLE DEVICE TYPE LPSCI       |   |   |              |
| 8.2.7   | DEBUG CONSOLE DEVICE TYPE USBCDC      |   |   |              |
| 8.2.8   | DEBUG CONSOLE DEVICE TYPE FLEXCOMM    |   |   | . 64         |
| 8.2.9   | ARRAY_SIZE                            |   |   | . 64         |
| 8.2.10  | ADC_RSTS                              |   |   |              |
| 8.3     | Typedef Documentation                 |   |   | . 64         |
| 8.3.1   | status_t                              |   |   | . 64         |
| 8.4     | <b>Enumeration Type Documentation</b> |   |   | . 64         |
| 8.4.1   | _status_groups                        |   |   |              |
| 8.4.2   | _generic_status                       |   |   |              |
| 8.4.3   | SYSCON_RSTn_t                         |   |   |              |
| 8.5     | Function Documentation                |   |   | . 67         |
| 8.5.1   | EnableIRQ                             |   |   |              |
| 8.5.2   | DisableIRQ                            |   |   |              |
| 0.3.2   | Disability                            | • | • | . 07         |

| -       | Contents                                    | _      |
|---------|---------------------------------------------|--------|
| Section |                                             | Page   |
| Number  | Title                                       | Number |
| 8.5.3   | DisableGlobalIRQ                            |        |
| 8.5.4   | EnableGlobalIRQ                             |        |
| 8.5.5   | InstallIRQHandler                           |        |
| 8.5.6   | EnableDeepSleepIRQ                          |        |
| 8.5.7   | DisableDeepSleepIRQ                         |        |
| 8.5.8   | RESET_SetPeripheralReset                    |        |
| 8.5.9   | RESET_ClearPeripheralReset                  |        |
| 8.5.10  | RESET_PeripheralReset                       | 70     |
| Chapter | Debug Console                               |        |
| 9.1     | Overview                                    | 71     |
| 9.2     | Function groups                             | 71     |
| 9.2.1   | Initialization                              | 71     |
| 9.2.2   | Advanced Feature                            | 72     |
| 9.3     | Typical use case                            | 75     |
| 9.4     | Semihosting                                 | 77     |
| 9.4.1   | Guide Semihosting for IAR                   | 77     |
| 9.4.2   | Guide Semihosting for Keil µVision          |        |
| 9.4.3   | Guide Semihosting for KDS                   |        |
| 9.4.4   | Guide Semihosting for ATL                   |        |
| 9.4.5   | Guide Semihosting for ARMGCC                |        |
| Chapter | DMA: Direct Memory Access Controller Driver |        |
| 10.1    | Overview                                    | 83     |
| 10.2    | Typical use case                            | 83     |
| 10.2.1  | DMA Operation                               |        |
| 10.2.1  | Divin Operation                             | 03     |
| 10.3    | Data Structure Documentation                | 86     |
| 10.3.1  | struct dma_descriptor_t                     | 86     |
| 10.3.2  | struct dma_xfercfg_t                        |        |
| 10.3.3  | struct dma_channel_trigger_t                |        |
| 10.3.4  | struct dma_transfer_config_t                |        |
| 10.3.5  | struct dma_handle_t                         |        |
| 10.4    | Macro Definition Documentation              | 88     |
| 10.4.1  | FSL_DMA_DRIVER_VERSION                      | 88     |
| 10.5    | Typedef Documentation                       |        |
| 10.5.1  | dma_callback                                | 88     |

SDK API Reference Manual v2.0.0

NXP Semiconductors vii

| Section | Contents                            |   |    | p | age        |
|---------|-------------------------------------|---|----|---|------------|
| Number  | Title                               | 1 | V. |   | agc<br>ber |
| 10.6    | Enumeration Type Documentation      |   |    |   | 88         |
| 10.6.1  | dma_priority_t                      |   |    |   | 88         |
| 10.6.1  | dma_irq_t                           |   |    |   | 89         |
| 10.6.2  | *                                   |   |    |   | 89         |
|         | dma_trigger_type_t                  |   |    |   | 89         |
| 10.6.4  | dma_trigger_burst_t                 |   |    |   |            |
| 10.6.5  | dma_burst_wrap_t                    |   |    |   | 89         |
| 10.6.6  | dma_transfer_type_t                 |   |    |   | 90         |
| 10.6.7  | _dma_transfer_status                | • | •  | • | 90         |
| 10.7    | Function Documentation              |   |    |   | 90         |
| 10.7.1  | DMA_Init                            |   |    |   | 90         |
| 10.7.2  | DMA_Deinit                          |   |    |   | 90         |
| 10.7.3  | DMA_ChannelIsActive                 |   |    |   | 90         |
| 10.7.4  | DMA_EnableChannelInterrupts         |   |    |   | 91         |
| 10.7.5  | DMA_DisableChannelInterrupts        |   |    |   | 91         |
| 10.7.6  | DMA_EnableChannel                   |   |    |   | 91         |
| 10.7.7  | DMA_DisableChannel                  |   |    |   | 91         |
| 10.7.8  | DMA_EnableChannelPeriphRq           |   |    |   | 92         |
| 10.7.9  | DMA_DisableChannelPeriphRq          |   |    |   | 92         |
| 10.7.10 | DMA_ConfigureChannelTrigger         |   |    |   | 92         |
| 10.7.11 | DMA_GetRemainingBytes               |   |    |   | 92         |
| 10.7.12 | DMA_SetChannelPriority              |   |    |   | 93         |
| 10.7.13 | DMA_GetChannelPriority              |   |    |   | 93         |
| 10.7.14 | DMA_CreateDescriptor                |   |    |   | 93         |
| 10.7.15 | DMA_AbortTransfer                   |   |    |   | 94         |
| 10.7.16 | DMA_CreateHandle                    |   |    |   | 94         |
| 10.7.17 | DMA_SetCallback                     |   |    |   | 94         |
| 10.7.18 | DMA_PrepareTransfer                 |   |    |   | 95         |
| 10.7.19 | DMA_SubmitTransfer                  |   |    |   |            |
| 10.7.20 | DMA_StartTransfer                   |   |    |   |            |
| 10.7.21 | DMA_HandleIRQ                       |   |    |   |            |
| 10.7.21 | DWA_Handler C                       | • | •  | • | 70         |
| Chapter | DMIC: Digital Microphone            |   |    |   |            |
| 11.1    | Overview                            |   |    |   | 97         |
| 11.2    | Function groups                     |   |    |   | 97         |
| 11.2.1  | Initialization and deinitialization |   |    |   | 97         |
| 11.2.2  | Configuration                       |   |    |   | 97         |
| 11.2.3  | DMIC Data and status                |   |    |   | 97         |
| 11.2.4  | DMIC Interrupt Functions            |   |    |   | 97         |
| 11.2.5  | DMIC HWVAD Functions                |   |    |   | 98         |
| 11.2.6  | DMIC HWVAD Interrupt Functions      |   |    |   | 98         |
| 11.3    | Typical use case                    |   |    |   | 98         |

| Section           | Contents                              | Dogg           |
|-------------------|---------------------------------------|----------------|
| Section<br>Number | Title                                 | Page<br>Number |
| 11.3.1            | DMIC DMA Configuration                |                |
| 11.3.2            | DMIC use case                         |                |
| 11.4              | DMIC Driver                           | 100            |
| 11.4.1            | Overview                              | 100            |
| 11.4.2            | Data Structure Documentation          | 103            |
| 11.4.3            | Macro Definition Documentation        | 104            |
| 11.4.4            | Typedef Documentation                 | 104            |
| 11.4.5            | Enumeration Type Documentation        | 104            |
| 11.4.6            | Function Documentation                | 106            |
| 11.5              | DMIC DMA Driver                       | 111            |
| 11.5.1            | Overview                              | 111            |
| 11.5.2            | Data Structure Documentation          | 111            |
| 11.5.3            | Typedef Documentation                 | 112            |
| 11.5.4            | Function Documentation                |                |
| Chapter           | EEPROM: EEPROM memory driver          |                |
| 12.1              | Overview                              | 115            |
| 12.2              | Typical use case                      | 115            |
| 12.3              | Data Structure Documentation          |                |
| 12.3.1            | struct eeprom_config_t                | 116            |
| 12.4              | Macro Definition Documentation        |                |
| 12.4.1            | FSL_EEPROM_DRIVER_VERSION             | 117            |
| 12.5              | <b>Enumeration Type Documentation</b> | 117            |
| 12.5.1            | eeprom_auto_program_t                 | 117            |
| 12.5.2            | eeprom_interrupt_enable_t             | 117            |
| 12.6              | Function Documentation                | 117            |
| 12.6.1            | EEPROM_Init                           | 117            |
| 12.6.2            | EEPROM_GetDefaultConfig               | 117            |
| 12.6.3            | EEPROM_Deinit                         | 118            |
| 12.6.4            | EEPROM_SetAutoProgram                 | 118            |
| 12.6.5            | EEPROM_SetPowerDownMode               | 118            |
| 12.6.6            | EEPROM_EnableInterrupt                | 118            |
| 12.6.7            | EEPROM_DisableInterrupt               | 119            |
| 12.6.8            | EEPROM_GetInterruptStatus             | 119            |
| 12.6.9            | EEPROM_GetEnabledInterruptStatus      | 119            |
| 12.6.10           | EEPROM_SetInterruptFlag               | 120            |
| 12.6.11           | EEPROM_ClearInterruptFlag             | 121            |
| 12.6.12           | EEPROM_WriteWord                      | 121            |

SDK API Reference Manual v2.0.0

NXP Semiconductors

| Section | Contents                                              | Page   |
|---------|-------------------------------------------------------|--------|
| Number  | Title                                                 | Number |
| 12.6.13 | EEPROM_WritePage                                      | 121    |
| Chapter | EMC: External Memory Controller Driver                |        |
| 13.1    | Overview                                              | 123    |
| 13.2    | Typical use case                                      | 123    |
| 13.3    | Data Structure Documentation                          | 129    |
| 13.3.1  | struct emc_dynamic_timing_config_t                    | 129    |
| 13.3.2  | struct emc_dynamic_chip_config_t                      |        |
| 13.3.3  | struct emc_static_chip_config_t                       |        |
| 13.3.4  | struct emc_basic_config_t                             |        |
| 13.4    | Macro Definition Documentation                        | 132    |
| 13.4.1  | FSL_EMC_DRIVER_VERSION                                | 132    |
| 13.4.2  | EMC_STATIC_MEMDEV_NUM                                 | 132    |
| 13.5    | <b>Enumeration Type Documentation</b>                 | 133    |
| 13.5.1  | emc_static_memwidth_t                                 | 133    |
| 13.5.2  | emc_static_special_config_t                           | 133    |
| 13.5.3  | emc_dynamic_device_t                                  | 133    |
| 13.5.4  | emc_dynamic_read_t                                    | 133    |
| 13.5.5  | emc_endian_mode_t                                     | 134    |
| 13.5.6  | emc_fbclk_src_t                                       | 134    |
| 13.6    | Function Documentation                                | 134    |
| 13.6.1  | EMC_Init                                              | 134    |
| 13.6.2  | EMC_DynamicMemInit                                    |        |
| 13.6.3  | EMC_StaticMemInit                                     | 135    |
| 13.6.4  | EMC_Deinit                                            | 135    |
| 13.6.5  | EMC_Enable                                            | 135    |
| 13.6.6  | EMC_EnableDynamicMemControl                           | 136    |
| 13.6.7  | EMC_MirrorChipAddr                                    | 136    |
| 13.6.8  | EMC_EnterSelfRefreshCommand                           | 136    |
| 13.6.9  | EMC_IsInSelfrefreshMode                               | 137    |
| 13.6.10 | EMC_EnterLowPowerMode                                 | 138    |
| Chapter | ENET: Ethernet Driver                                 |        |
| 14.1    | Overview                                              | 139    |
| 14.2    | Typical use case                                      | 140    |
| 14.2.1  | ENET Initialization, receive, and transmit operations |        |
| 14.3    | Data Structure Documentation                          | 149    |

| Section | Contents                          | Page   |
|---------|-----------------------------------|--------|
| Number  | Title                             | Number |
| 14.3.1  | struct enet_rx_bd_struct_t        |        |
| 14.3.1  | struct enet_tx_bd_struct_t        |        |
| 14.3.3  | struct enet_buffer_config_t       |        |
| 14.3.4  | struct enet_multiqueue_config_t   |        |
| 14.3.5  | struct enet_config_t              |        |
| 14.3.6  | struct enet_tx_bd_ring_t          |        |
| 14.3.7  | struct enet_rx_bd_ring_t          |        |
| 14.3.7  | struct enet handle                |        |
| 14.3.8  | struct_enet_nandle                | 134    |
| 14.4    | Macro Definition Documentation    | 155    |
| 14.4.1  | FSL_ENET_DRIVER_VERSION           | 155    |
| 14.4.2  | ENET_RXDESCRIP_RD_BUFF1VALID_MASK | 155    |
| 14.4.3  | ENET_RXDESCRIP_RD_BUFF2VALID_MASK | 156    |
| 14.4.4  | ENET_RXDESCRIP_RD_IOC_MASK        | 156    |
| 14.4.5  | ENET_RXDESCRIP_RD_OWN_MASK        | 156    |
| 14.4.6  | ENET_RXDESCRIP_WR_ERR_MASK        | 156    |
| 14.4.7  | ENET_TXDESCRIP_RD_BL1_MASK        | 156    |
| 14.4.8  | ENET_TXDESCRIP_WB_TTSS_MASK       | 156    |
| 14.4.9  | ENET_FRAME_MAX_FRAMELEN           |        |
| 14.4.10 | ENET_ADDR_ALIGNMENT               |        |
| 14.4.11 | ENET_BUFF_ALIGNMENT               |        |
| 14.4.12 | ENET_RING_NUM_MAX                 |        |
| 14.4.13 | ENET_MTL_RXFIFOSIZE               |        |
| 14.4.14 | ENET MTL TXFIFOSIZE               |        |
| 14.4.15 | ENET_MACINT_ENUM_OFFSET           |        |
| 14.5    |                                   | 150    |
| 14.5    | Typedef Documentation             |        |
| 14.5.1  | enet_callback_t                   | 156    |
| 14.6    | Enumeration Type Documentation    | 156    |
| 14.6.1  | _enet_status                      | 156    |
| 14.6.2  | enet_mii_mode_t                   | 157    |
| 14.6.3  | enet_mii_speed_t                  | 157    |
| 14.6.4  | enet_mii_duplex_t                 | 157    |
| 14.6.5  | enet_mii_normal_opcode            | 157    |
| 14.6.6  | enet_dma_burstlen                 | 157    |
| 14.6.7  | enet_desc_flag                    | 158    |
| 14.6.8  | enet_systime_op                   |        |
| 14.6.9  | enet_ts_rollover_type             |        |
| 14.6.10 | enet_special_config_t             |        |
| 14.6.11 | enet_dma_interrupt_enable_t       |        |
| 14.6.12 | enet_mac_interrupt_enable_t       |        |
| 14.6.13 | enet_event_t                      |        |
| 14.6.14 | enet_dma_tx_sche                  |        |
| 14.6.15 | enet_mtl_multiqueue_txsche        |        |
|         |                                   |        |

| Section | Contents                                          | Page   |
|---------|---------------------------------------------------|--------|
| Number  | Title                                             | Number |
| 14.6.16 | enet_mtl_multiqueue_rxsche                        |        |
| 14.6.17 | enet_mtl_rxqueuemap                               |        |
| 14.6.18 | enet_ptp_event_type_t                             |        |
| 14.7    | Function Documentation                            |        |
| 14.7.1  | ENET_GetDefaultConfig                             |        |
| 14.7.1  | ENET_Init                                         |        |
| 14.7.2  | ENET_Deinit                                       |        |
| 14.7.4  | ENET_DescriptorInit                               |        |
| 14.7.5  | ENET_StartRxTx                                    |        |
| 14.7.6  | ENET_SetMII                                       |        |
| 14.7.7  | ENET_SetSMI                                       |        |
| 14.7.8  | ENET_IsSMIBusy                                    |        |
| 14.7.9  | ENET_ReadSMIData                                  |        |
| 14.7.10 | ENET_StartSMIRead                                 |        |
| 14.7.11 | ENET_StartSMIWrite                                |        |
| 14.7.11 | ENET_SetMacAddr                                   |        |
| 14.7.12 | ENET_GetMacAddr                                   |        |
| 14.7.13 | ENET_EnterPowerDown                               |        |
| 14.7.14 | ENET_ExitPowerDown                                |        |
| 14.7.15 |                                                   |        |
| 14.7.17 | ENET_EnableInterrupts                             |        |
| 14.7.17 | ENET_OstDays Interrupt Status                     |        |
|         | ENET_GetDmaInterruptStatus                        |        |
| 14.7.19 | ENET_ClearDmaInterruptStatus                      |        |
| 14.7.20 | ENET_GetMacInterruptStatus                        |        |
| 14.7.21 | ENET_ClearMacInterruptStatus                      |        |
| 14.7.22 | ENET_IsTxDescriptorDmaOwn                         |        |
| 14.7.23 | ENET_SetupTxDescriptor                            |        |
| 14.7.24 | ENET_UpdateTxDescriptorTail                       |        |
| 14.7.25 | ENET_UpdateRxDescriptorTail                       |        |
| 14.7.26 | ENET_GetRxDescriptor                              |        |
| 14.7.27 | ENET_UpdateRxDescriptor                           |        |
| 14.7.28 | ENET_CreateHandler                                |        |
| 14.7.29 | ENET_GetRxFrameSize                               |        |
| 14.7.30 | ENET_ReadFrame                                    |        |
| 14.7.31 | ENET_SendFrame                                    |        |
| 14.7.32 | ENET_ReclaimTxDescriptor                          |        |
| 14.7.33 | ENET_PMTIRQHandler                                |        |
| 14.7.34 | ENET_IRQHandler                                   | 175    |
| Chapter | FLASHIAP: Flash In Application Programming Driver |        |
| 15.1    | Overview                                          | 177    |
| 15.2    | GFlash In Application Programming operation       | 177    |
|         |                                                   |        |

| Section | Contents                                           | Page   |
|---------|----------------------------------------------------|--------|
| Number  | Title                                              | Number |
| 15.3    | Typical use case                                   |        |
| 15.4    | Macro Definition Documentation                     | 179    |
| 15.4.1  | FSL_FLASHIAP_DRIVER_VERSION                        | 179    |
| 15.5    | Enumeration Type Documentation                     | 179    |
| 15.5.1  | _flashiap_status                                   | 179    |
| 15.5.2  | _flashiap_commands                                 | 180    |
| 15.6    | Function Documentation                             | 180    |
| 15.6.1  | iap_entry                                          | 180    |
| 15.6.2  | FLASHIAP_PrepareSectorForWrite                     | 180    |
| 15.6.3  | FLASHIAP_CopyRamToFlash                            | 181    |
| 15.6.4  | FLASHIAP_EraseSector                               | 182    |
| 15.6.5  | FLASHIAP_ErasePage                                 | 183    |
| 15.6.6  | FLASHIAP_BlankCheckSector                          | 184    |
| 15.6.7  | FLASHIAP_Compare                                   | 184    |
| Chapter | I2C: Inter-Integrated Circuit Driver               |        |
| 16.1    | Overview                                           | 187    |
| 16.2    | Typical use case                                   | 187    |
| 16.2.1  | Master Operation in functional method              | 187    |
| 16.2.2  | Master Operation in interrupt transactional method | 188    |
| 16.2.3  | Master Operation in DMA transactional method       |        |
| 16.2.4  | Slave Operation in functional method               | 189    |
| 16.2.5  | Slave Operation in interrupt transactional method  | 190    |
| 16.3    | I2C Driver                                         |        |
| 16.3.1  | Overview                                           |        |
| 16.3.2  | Macro Definition Documentation                     |        |
| 16.3.3  | Enumeration Type Documentation                     | 193    |
| 16.4    | I2C Master Driver                                  |        |
| 16.4.1  | Overview                                           |        |
| 16.4.2  | Data Structure Documentation                       |        |
| 16.4.3  | Typedef Documentation                              |        |
| 16.4.4  | Enumeration Type Documentation                     |        |
| 16.4.5  | Function Documentation                             | 201    |
| 16.5    | I2C Slave Driver                                   |        |
| 16.5.1  | Overview                                           |        |
| 16.5.2  | Data Structure Documentation                       | 212    |
| 16.5.3  | Typedef Documentation                              | 215    |
| 16.5.4  | Enumeration Type Documentation                     | 215    |

SDK API Reference Manual v2.0.0

NXP Semiconductors

xiii

| Section | Contents                                    | Page   |
|---------|---------------------------------------------|--------|
| Number  | Title                                       | Number |
| 16.5.5  | Function Documentation                      |        |
| 16.6    | I2C DMA Driver                              | 225    |
| 16.6.1  | Overview                                    | 225    |
| 16.6.2  | Data Structure Documentation                | 225    |
| 16.6.3  | Typedef Documentation                       | 226    |
| 16.6.4  | Function Documentation                      | 226    |
| 16.7    | I2C FreeRTOS Driver                         | 229    |
| 16.7.1  | Overview                                    | 229    |
| 16.7.2  | Data Structure Documentation                | 229    |
| 16.7.3  | Function Documentation                      | 229    |
| Chapter | I2S: I2S Driver                             |        |
| 17.1    | Overview                                    | 231    |
| 17.2    | I2S Driver Initialization and Configuration | 231    |
| 17.3    | I2S Transmit Data                           | 231    |
| 17.4    | I2S Interrupt related functions             | 232    |
| 17.5    | I2S Other functions                         | 232    |
| 17.6    | I2S Data formats                            | 232    |
| 17.6.1  | DMA mode                                    | 232    |
| 17.6.2  | Interrupt mode                              | 234    |
| 17.7    | I2S Driver Examples                         | 235    |
| 17.7.1  | Interrupt mode examples                     | 235    |
| 17.7.2  | DMA mode examples                           | 236    |
| 17.8    | I2S Driver                                  | 238    |
| 17.8.1  | Overview                                    | 238    |
| 17.8.2  | Data Structure Documentation                | 240    |
| 17.8.3  | Macro Definition Documentation              | 242    |
| 17.8.4  | Typedef Documentation                       | 242    |
| 17.8.5  | Enumeration Type Documentation              | 243    |
| 17.8.6  | Function Documentation                      | 244    |
| 17.9    | I2S DMA Driver                              | 251    |
| 17.9.1  | Overview                                    | 251    |
| 17.9.2  | Data Structure Documentation                | 252    |
| 17.9.3  | Macro Definition Documentation              | 252    |
| 17.9.4  | Typedef Documentation                       | 252    |
|         | - <del></del>                               |        |

| Section | Contents                                                  | Dogo           |
|---------|-----------------------------------------------------------|----------------|
| Number  | Title                                                     | Page<br>Number |
| 17.9.5  | Function Documentation                                    |                |
| Chapter | SPI: Serial Peripheral Interface Driver                   |                |
| 18.1    | Overview                                                  | 257            |
| 18.2    | Typical use case                                          | 257            |
| 18.2.1  | SPI master transfer using an interrupt method             |                |
| 18.2.2  | SPI Send/receive using a DMA method                       |                |
| 18.3    | SPI Driver                                                | 260            |
| 18.3.1  | Overview                                                  | 260            |
| 18.3.2  | Data Structure Documentation                              | 264            |
| 18.3.3  | Macro Definition Documentation                            | 266            |
| 18.3.4  | Enumeration Type Documentation                            |                |
| 18.3.5  | Function Documentation                                    | 269            |
| 18.4    | SPI DMA Driver                                            | 277            |
| 18.4.1  | Overview                                                  | 277            |
| 18.4.2  | Data Structure Documentation                              | 278            |
| 18.4.3  | Typedef Documentation                                     |                |
| 18.4.4  | Function Documentation                                    | 278            |
| 18.5    | SPI FreeRTOS driver                                       |                |
| 18.5.1  | Overview                                                  | 283            |
| 18.5.2  | Data Structure Documentation                              |                |
| 18.5.3  | Function Documentation                                    | 284            |
| Chapter | USART: Universal Asynchronous Receiver/Transmitter Driver |                |
| 19.1    | Overview                                                  | 287            |
| 19.2    | Typical use case                                          | 288            |
| 19.2.1  | USART Send/receive using a polling method                 |                |
| 19.2.2  | USART Send/receive using an interrupt method              |                |
| 19.2.3  | USART Receive using the ringbuffer feature                |                |
| 19.2.4  | USART Send/Receive using the DMA method                   |                |
| 19.3    | USART Driver                                              | 292            |
| 19.3.1  | Overview                                                  |                |
| 19.3.2  | Data Structure Documentation                              |                |
| 19.3.3  | Macro Definition Documentation                            |                |
| 19.3.4  | Typedef Documentation                                     |                |
| 19.3.5  | Enumeration Type Documentation                            | 297            |
| 19.3.6  | Function Documentation                                    | 299            |

SDK API Reference Manual v2.0.0

NXP Semiconductors xv

| Section | Contents                                | Dogo           |
|---------|-----------------------------------------|----------------|
| Number  | Title                                   | Page<br>Number |
| 19.4    | USART DMA Driver                        |                |
| 19.4.1  | Overview                                |                |
| 19.4.1  | Data Structure Documentation            |                |
| 19.4.3  | Typedef Documentation                   |                |
| 19.4.4  | Function Documentation                  |                |
| 19.5    | USART FreeRTOS Driver                   | 316            |
| 19.5.1  | Overview                                | 316            |
| 19.5.2  | Data Structure Documentation            | 316            |
| 19.5.3  | Function Documentation                  | 317            |
| Chapter | FMC: Hardware flash signature generator |                |
| 20.1    | Overview                                | 321            |
| 20.2    | Generate flash signature                | 321            |
| 20.3    | Macro Definition Documentation          | 322            |
| 20.3.1  | FSL_FMC_DRIVER_VERSION                  | 322            |
| 20.4    | Function Documentation                  |                |
| 20.4.1  | FMC_Init                                |                |
| 20.4.2  | FMC_Deinit                              |                |
| 20.4.3  | FMC_GetDefaultConfig                    |                |
| 20.4.4  | FMC_GenerateFlashSignature              | 322            |
| Chapter | FMEAS: Frequency Measure Driver         |                |
| 21.1    | Overview                                | 325            |
| 21.2    | Frequency Measure Driver operation      | 325            |
| 21.3    | Typical use case                        | 325            |
| 21.4    | Macro Definition Documentation          | 326            |
| 21.4.1  | FSL_FMEAS_DRIVER_VERSION                | 326            |
| 21.5    | Function Documentation                  |                |
| 21.5.1  | FMEAS_StartMeasure                      |                |
| 21.5.2  | FMEAS_IsMeasureComplete                 |                |
| 21.5.3  | FMEAS_GetFrequency                      | 326            |
| Chapter | GINT: Group GPIO Input Interrupt Driver |                |
| 22.1    | Overview                                | 329            |

| Section | Contents                                    | Page   |
|---------|---------------------------------------------|--------|
| Number  | Title                                       | Number |
| 22.2    | Group GPIO Input Interrupt Driver operation |        |
| 22.3    | Typical use case                            | 329    |
| 22.4    | Macro Definition Documentation              | 330    |
| 22.4.1  | FSL_GINT_DRIVER_VERSION                     | 330    |
| 22.5    | Typedef Documentation                       | 330    |
| 22.5.1  | gint_cb_t                                   | 330    |
| 22.6    | <b>Enumeration Type Documentation</b>       | 330    |
| 22.6.1  | gint_comb_t                                 | 330    |
| 22.6.2  | gint_trig_t                                 | 331    |
| 22.7    | Function Documentation                      | 331    |
| 22.7.1  | GINT_Init                                   | 331    |
| 22.7.2  | GINT_SetCtrl                                |        |
| 22.7.3  | GINT_GetCtrl                                |        |
| 22.7.4  | GINT_ConfigPins                             | 332    |
| 22.7.5  | GINT_GetConfigPins                          | 333    |
| 22.7.6  | GINT_EnableCallback                         | 333    |
| 22.7.7  | GINT_DisableCallback                        | 333    |
| 22.7.8  | GINT_ClrStatus                              | 334    |
| 22.7.9  | GINT_GetStatus                              |        |
| 22.7.10 | GINT_Deinit                                 | 334    |
| Chapter | GPIO: General Purpose I/O                   |        |
| 23.1    | Overview                                    | 337    |
| 23.2    | Function groups                             | 337    |
| 23.2.1  | Initialization and deinitialization         | 337    |
| 23.2.2  | Pin manipulation                            | 337    |
| 23.2.3  | Port manipulation                           | 337    |
| 23.2.4  | Port masking                                | 337    |
| 23.3    | Typical use case                            | 337    |
| 23.4    | Data Structure Documentation                | 339    |
| 23.4.1  | struct gpio_pin_config_t                    | 339    |
| 23.5    | Macro Definition Documentation              |        |
| 23.5.1  | FSL_GPIO_DRIVER_VERSION                     | 340    |
| 23.6    | Enumeration Type Documentation              |        |
| 23.6.1  | gpio_pin_direction_t                        | 340    |

SDK API Reference Manual v2.0.0

NXP Semiconductors xvii

| -                | Contents                            | _         |
|------------------|-------------------------------------|-----------|
| Section          |                                     | Page      |
| Number           | Title                               | Number    |
| 23.7             | Function Documentation              |           |
| 23.7.1<br>23.7.2 | GPIO_PinInit                        |           |
| 23.7.2           | GPIO_WritePinOutput                 |           |
| 23.7.4           | GPIO_SetPinsOutput                  |           |
| 23.7.5           | GPIO_ClearPinsOutput                |           |
| 23.7.6           | GPIO_TogglePinsOutput               |           |
| Chapter          | INPUTMUX: Input Multiplexing Driver |           |
| 24.1             | Overview                            | 345       |
| 24.2             | Input Multiplexing Driver operation | 345       |
| 24.3             | Typical use case                    | 345       |
| 24.4             | Macro Definition Documentation      | 346       |
| 24.4.1           | FSL_INPUTMUX_DRIVER_VERSION         |           |
| 21.1.1           | Tob_int of infort_birt vEnc_vEncorn |           |
| 24.5             | Enumeration Type Documentation      | 346       |
| 24.5.1           | inputmux_connection_t               | 346       |
| 24.6             | Function Documentation              | 346       |
| 24.6.1           | INPUTMUX_Init                       |           |
| 24.6.2           | INPUTMUX_AttachSignal               |           |
| 24.6.3           | INPUTMUX_Deinit                     |           |
| Chapter          | IOCON: I/O pin configuration        |           |
| 25.1             | Overview                            | 3/10      |
| 23.1             | Overview                            | , <b></b> |
| 25.2             | Function groups                     |           |
| 25.2.1           | Pin mux set                         |           |
| 25.2.2           | Pin mux set                         | 349       |
| 25.3             | Typical use case                    | 349       |
| 25.4             | Data Structure Documentation        | 351       |
| 25.4.1           | struct iocon_group_t                | 351       |
| 25.5             | Macro Definition Documentation      | 351       |
| 25.5.1           | LPC_IOCON_DRIVER_VERSION            |           |
| 25.5.2           | IOCON FUNCO                         |           |
|                  |                                     |           |
| 25.6             | Function Documentation              |           |
| 25.6.1           | IOCON_PinMuxSet                     | 351       |
|                  |                                     |           |

| Section | Contents                               | Page   |
|---------|----------------------------------------|--------|
| Number  | Title                                  | Number |
| 25.6.2  | IOCON_SetPinMuxing                     |        |
| Chapter | LCDC: LCD Controller Driver            |        |
| 26.1    | Overview                               | 353    |
| 26.2    | Typical use case                       | 353    |
| 26.2.1  | Update framebuffer dynamically         | 353    |
| 26.2.2  | Hardware cursor                        | 354    |
| 26.3    | Data Structure Documentation           | 359    |
| 26.3.1  | struct lcdc_config_t                   |        |
| 26.3.2  | struct lcdc_cursor_palette_t           | 360    |
| 26.3.3  | struct lcdc_cursor_config_t            | 360    |
| 26.4    | Macro Definition Documentation         | 361    |
| 26.4.1  | LPC_LCDC_DRIVER_VERSION                |        |
| 26.4.2  | LCDC CURSOR COUNT                      |        |
| 26.4.3  | LCDC_CURSOR_IMG_BPP                    | 361    |
| 26.4.4  | LCDC_CURSOR_IMG_32X32_WORDS            |        |
| 26.4.5  | LCDC_CURSOR_IMG_64X64_WORDS            | 361    |
| 26.4.6  | LCDC_PALETTE_SIZE_WORDS                | 361    |
| 26.5    | Enumeration Type Documentation         | 361    |
| 26.5.1  | _lcdc_polarity_flags                   |        |
| 26.5.2  | lcdc bpp t                             |        |
| 26.5.3  | lcdc_display_t                         | 362    |
| 26.5.4  | lcdc_data_format_t                     |        |
| 26.5.5  | lcdc_vertical_compare_interrupt_mode_t | 362    |
| 26.5.6  | _lcdc_interrupts                       | 362    |
| 26.5.7  | lcdc_panel_t                           | 363    |
| 26.5.8  | lcdc_cursor_size_t                     | 363    |
| 26.5.9  | lcdc_cursor_sync_mode_t                | 363    |
| 26.6    | Function Documentation                 | 363    |
| 26.6.1  | LCDC_Init                              | 363    |
| 26.6.2  | LCDC_Deinit                            |        |
| 26.6.3  | LCDC_GetDefaultConfig                  |        |
| 26.6.4  | LCDC_Start                             |        |
| 26.6.5  | LCDC_Stop                              |        |
| 26.6.6  | LCDC_PowerUp                           |        |
| 26.6.7  | LCDC_PowerDown                         |        |
| 26.6.8  | LCDC_SetPanelAddr                      | 365    |
| 26.6.9  | LCDC_SetPalette                        | 365    |
| 26.6.10 | LCDC_SetVerticalInterruptMode          | 366    |
|         |                                        |        |

SDK API Reference Manual v2.0.0

NXP Semiconductors xix

| Section | Contents                               |   | Dogo          |
|---------|----------------------------------------|---|---------------|
| Number  | Title                                  | N | Page<br>umber |
| 26.6.11 | LCDC_EnableInterrupts                  |   |               |
| 26.6.12 | LCDC_DisableInterrupts                 |   |               |
| 26.6.13 | LCDC_GetInterruptsPendingStatus        |   |               |
| 26.6.14 | LCDC_GetEnabledInterruptsPendingStatus |   |               |
| 26.6.15 | LCDC_ClearInterruptsStatus             |   |               |
| 26.6.16 | LCDC_SetCursorConfig                   |   |               |
| 26.6.17 | LCDC_CursorGetDefaultConfig            |   |               |
| 26.6.18 | LCDC_EnableCursor                      |   |               |
| 26.6.19 | LCDC_ChooseCursor                      |   |               |
| 26.6.20 | LCDC_SetCursorPosition                 |   |               |
| 26.6.21 | LCDC_SetCursorImage                    |   |               |
| 26.7    | Variable Documentation                 |   | . 372         |
| 26.7.1  | panelClock_Hz                          |   |               |
| 26.7.2  | ppl                                    |   |               |
| 26.7.3  | hsw                                    |   |               |
| 26.7.4  | hfp                                    |   |               |
| 26.7.5  | hbp                                    |   |               |
| 26.7.6  | lpp                                    |   |               |
| 26.7.7  | VSW                                    |   |               |
| 26.7.8  | vfp                                    |   |               |
| 26.7.9  | vbp                                    |   |               |
| 26.7.10 | acBiasFreq                             |   |               |
| 26.7.11 | polarityFlags                          |   |               |
| 26.7.12 | enableLineEnd                          |   |               |
| 26.7.13 | lineEndDelay                           |   |               |
| 26.7.14 | upperPanelAddr                         |   |               |
| 26.7.15 | lowerPanelAddr                         |   |               |
| 26.7.16 | bpp                                    |   |               |
| 26.7.17 | dataFormat                             |   | . 373         |
| 26.7.18 | swapRedBlue                            |   |               |
| 26.7.19 | display                                |   |               |
| 26.7.20 | red                                    |   |               |
| 26.7.21 | green                                  |   |               |
| 26.7.22 | blue                                   |   |               |
| 26.7.23 | size                                   |   | . 373         |
| 26.7.24 | syncMode                               |   |               |
| 26.7.25 | palette0                               |   | . 373         |
| 26.7.26 | palette1                               |   |               |
| 26.7.27 | image                                  |   |               |
| Chapter | MCAN: Controller Area Network Driver   |   |               |
| 27.1    | Overview                               |   | . 375         |

| Section     | Contents                                | Page   |
|-------------|-----------------------------------------|--------|
| Number      | Title                                   | Number |
| <b>27.2</b> | Data Structure Documentation            |        |
| 27.2.1      | struct mcan tx buffer frame t           |        |
| 27.2.2      | struct mcan_rx_buffer_frame_t           |        |
| 27.2.3      | struct mcan_rx_fifo_config_t            |        |
| 27.2.4      | struct mcan_rx_buffer_config_t          |        |
| 27.2.5      | struct mcan_tx_fifo_config_t            |        |
| 27.2.6      | struct mcan_tx_buffer_config_t          |        |
| 27.2.7      | struct mcan_std_filter_element_config_t |        |
| 27.2.8      | struct mcan_ext_filter_element_config_t |        |
| 27.2.9      | struct mcan_frame_filter_config_t       |        |
| 27.2.10     | struct mcan_config_t                    |        |
| 27.2.11     | struct mcan_timing_config_t             |        |
| 27.2.12     | struct mcan_buffer_transfer_t           |        |
| 27.2.13     | struct mean fifo transfer t             |        |
| 27.2.14     | struct _mcan_handle                     |        |
| 27.3        | <b>Macro Definition Documentation</b>   | 388    |
| 27.3.1      | MCAN_DRIVER_VERSION                     |        |
| 27.4        | Typedef Documentation                   | 388    |
| 27.4.1      | mcan_transfer_callback_t                |        |
| 27.1.1      |                                         |        |
| 27.5        | <b>Enumeration Type Documentation</b>   |        |
| 27.5.1      | _mcan_status                            |        |
| 27.5.2      | _mcan_flags                             |        |
| 27.5.3      | _mcan_rx_fifo_flags                     |        |
| 27.5.4      | _mcan_tx_flags                          | 389    |
| 27.5.5      | _mcan_interrupt_enable                  | 390    |
| 27.5.6      | mcan_frame_idformat_t                   | 390    |
| 27.5.7      | mcan_frame_type_t                       | 390    |
| 27.5.8      | mcan_bytes_in_datafield_t               | 390    |
| 27.5.9      | mcan_fifo_type_t                        | 391    |
| 27.5.10     | mcan_fifo_opmode_config_t               | 391    |
| 27.5.11     | mcan_txmode_config_t                    | 391    |
| 27.5.12     | mcan_remote_frame_config_t              | 391    |
| 27.5.13     | mcan_nonmasking_frame_config_t          | 391    |
| 27.5.14     | mcan_fec_config_t                       |        |
| 27.5.15     | mcan_filter_type_t                      |        |
| 27.6        | Function Documentation                  | 392    |
| 27.6.1      | MCAN Init                               |        |
| 27.6.2      | MCAN_GetDefaultConfig                   |        |
| 27.6.3      | MCAN_EnterNormalMode                    |        |
| 27.6.4      | MCAN_SetMsgRAMBase                      |        |
| 27.6.5      | MCAN_GetMsgRAMBase                      |        |
| 41.0.3      | MCAIN_OCUMISGICAMIDASC                  | 334    |

SDK API Reference Manual v2.0.0

NXP Semiconductors xxi

| Section | Contents                             | Dogo           |
|---------|--------------------------------------|----------------|
| Number  | Title                                | Page<br>Number |
| 27.6.6  | MCAN_SetArbitrationTimingConfig      |                |
| 27.6.7  | MCAN_SetDataTimingConfig             |                |
| 27.6.8  | MCAN_SetRxFifo0Config                |                |
| 27.6.9  | MCAN_SetRxFifo1Config                |                |
| 27.6.10 | MCAN_SetRxBufferConfig               |                |
| 27.6.10 | MCAN_SetTxEventfifoConfig            |                |
| 27.6.11 | MCAN_SetTxBufferConfig               |                |
| 27.6.12 | MCAN_SetFilterConfig                 |                |
| 27.6.13 | MCAN_SetSTDFilterElement             |                |
| 27.6.15 | MCAN_SetEXTFilterElement             |                |
| 27.6.16 | MCAN_GetStatusFlag                   |                |
| 27.6.17 | MCAN_ClearStatusFlag                 |                |
| 27.6.17 | MCAN_GetRxBufferStatusFlag           |                |
| 27.6.19 | MCAN_ClearRxBufferStatusFlag         |                |
| 27.6.20 | MCAN_EnableInterrupts                |                |
| 27.6.21 | MCAN_EnableTransmitBufferInterrupts  |                |
| 27.6.22 | MCAN_DisableTransmitBufferInterrupts |                |
| 27.6.23 | MCAN_DisableInterrupts               |                |
| 27.6.24 | MCAN_WriteTxBuffer                   |                |
| 27.6.25 | MCAN_ReadRxFifo                      |                |
| 27.6.26 | MCAN_TransmitAddRequest              |                |
| 27.6.27 | MCAN_TransmitCancelRequest           |                |
| 27.6.28 | MCAN_TransferSendBlocking            |                |
| 27.6.29 | MCAN_TransferReceiveFifoBlocking     |                |
| 27.6.30 | MCAN_TransferCreateHandle            |                |
| 27.6.31 | MCAN_TransferSendNonBlocking         |                |
| 27.6.32 | MCAN_TransferReceiveFifoNonBlocking  |                |
| 27.6.33 | MCAN_TransferAbortSend               |                |
| 27.6.34 | MCAN_TransferAbortReceiveFifo        | 405            |
| 27.6.35 | MCAN_TransferHandleIRQ               | 405            |
|         |                                      |                |
| Chapter | MRT: Multi-Rate Timer                |                |
| 28.1    | Overview                             | 407            |
| 28.2    | Function groups                      | 407            |
| 28.2.1  | Initialization and deinitialization  |                |
| 28.2.2  | Timer period Operations              |                |
| 28.2.3  | Start and Stop timer operations      |                |
| 28.2.4  | Get and release channel              |                |
| 28.2.5  | Status                               |                |
| 28.2.6  | Interrupt                            |                |
|         |                                      |                |
| 28.3    | Typical use case                     |                |
| 28.3.1  | MRT tick example                     | 408            |
|         |                                      |                |

| Section | Contents                                  | Page   |
|---------|-------------------------------------------|--------|
| Number  | Title                                     | Number |
| 28.4    | Data Structure Documentation              | 411    |
| 28.4.1  | struct mrt_config_t                       | 411    |
| 28.5    | <b>Enumeration Type Documentation</b>     | 411    |
| 28.5.1  | mrt_chnl_t                                | 411    |
| 28.5.2  | mrt_timer_mode_t                          | 411    |
| 28.5.3  | mrt_interrupt_enable_t                    |        |
| 28.5.4  | mrt_status_flags_t                        | 412    |
| 28.6    | Function Documentation                    | 412    |
| 28.6.1  | MRT_Init                                  | 412    |
| 28.6.2  | MRT_Deinit                                | 412    |
| 28.6.3  | MRT_GetDefaultConfig                      | 412    |
| 28.6.4  | MRT_SetupChannelMode                      | 413    |
| 28.6.5  | MRT_EnableInterrupts                      | 413    |
| 28.6.6  | MRT_DisableInterrupts                     | 413    |
| 28.6.7  | MRT_GetEnabledInterrupts                  | 413    |
| 28.6.8  | MRT_GetStatusFlags                        | 414    |
| 28.6.9  | MRT_ClearStatusFlags                      | 414    |
| 28.6.10 | MRT_UpdateTimerPeriod                     | 414    |
| 28.6.11 | MRT_GetCurrentTimerCount                  | 415    |
| 28.6.12 | MRT_StartTimer                            | 415    |
| 28.6.13 | MRT_StopTimer                             | 416    |
| 28.6.14 | MRT_GetIdleChannel                        | 416    |
| 28.6.15 | MRT_ReleaseChannel                        | 416    |
| Chapter | OTP: One-Time Programmable memory and API |        |
| 29.1    | Overview                                  | 417    |
| 20.2    |                                           |        |
| 29.2    | OTP example                               | 41/    |
| 29.3    | Macro Definition Documentation            | 418    |
| 29.3.1  | FSL_OTP_DRIVER_VERSION                    | 418    |
| 29.4    | <b>Enumeration Type Documentation</b>     | 419    |
| 29.4.1  | otp_bank_t                                | 419    |
| 29.4.2  | otp_word_t                                | 419    |
| 29.4.3  | otp_lock_t                                | 419    |
| 29.4.4  | _otp_status                               | 419    |
| 29.5    | Function Documentation                    | 420    |
| 29.5.1  | OTP_Init                                  | 420    |
| 29.5.2  | OTP_EnableBankWriteMask                   | 420    |
| 29.5.3  | OTP_DisableBankWriteMask                  | 420    |
| 29.5.4  | OTP_EnableBankWriteLock                   | 420    |

SDK API Reference Manual v2.0.0

NXP Semiconductors xxiii

| Section          | Contents                                                     | Page   |
|------------------|--------------------------------------------------------------|--------|
| Number           | Title                                                        | Number |
| 29.5.5           | OTP_EnableBankReadLock                                       |        |
| 29.5.6           | OTP_ProgramRegister                                          |        |
| 29.5.7           | OTP_GetDriverVersion                                         |        |
|                  | <del>-</del>                                                 |        |
| Chapter          | PINT: Pin Interrupt and Pattern Match Driver                 |        |
| 30.1             | Overview                                                     | 423    |
| 30.2             | Pin Interrupt and Pattern match Driver operation             | 423    |
| 30.2.1           | Pin Interrupt use case                                       | 423    |
| 30.2.2           | Pattern match use case                                       | 423    |
| 30.3             | Typedef Documentation                                        | 426    |
| 30.3.1           | pint_cb_t                                                    |        |
|                  |                                                              |        |
| 30.4             | <b>Enumeration Type Documentation</b>                        |        |
| 30.4.1           | pint_pin_enable_t                                            |        |
| 30.4.2           | pint_pin_int_t                                               |        |
| 30.4.3<br>30.4.4 | pint_pmatch_input_src_t                                      |        |
| 30.4.4           | pint_pmatch_bslice_t                                         |        |
| 30.4.3           | pint_pmatch_bslice_cfg_t                                     | 427    |
| 30.5             | Function Documentation                                       | 427    |
| 30.5.1           | PINT_Init                                                    | 427    |
| 30.5.2           | PINT_PinInterruptConfig                                      |        |
| 30.5.3           | PINT_PinInterruptGetConfig                                   |        |
| 30.5.4           | PINT_PinInterruptClrStatus                                   |        |
| 30.5.5           | PINT_PinInterruptGetStatus                                   |        |
| 30.5.6           | PINT_PinInterruptClrStatusAll                                |        |
| 30.5.7           | PINT_PinInterruptGetStatusAll                                |        |
| 30.5.8<br>30.5.9 | PINT_PinInterruptClrFallFlag                                 |        |
| 30.5.10          | PINT_PinInterruptGetFallFlag PINT_PinInterruptClrFallFlagAll |        |
| 30.5.10          | PINT_PinInterruptGetFallFlagAll                              |        |
| 30.5.11          | PINT_PinInterruptClrRiseFlag                                 |        |
| 30.5.12          | PINT_PinInterruptGetRiseFlag                                 |        |
| 30.5.14          | PINT_PinInterruptClrRiseFlagAll                              |        |
| 30.5.15          | PINT_PinInterruptGetRiseFlagAll                              |        |
| 30.5.16          | PINT_PatternMatchConfig                                      |        |
| 30.5.17          | PINT_PatternMatchGetConfig                                   |        |
| 30.5.18          | PINT_PatternMatchGetStatus                                   |        |
| 30.5.19          | PINT_PatternMatchGetStatusAll                                |        |
| 30.5.20          | PINT_PatternMatchResetDetectLogic                            | 435    |
| 30.5.21          | PINT_PatternMatchEnable                                      | 436    |
| 30.5.22          | PINT_PatternMatchDisable                                     | 436    |

| Section | Contents                              | Page   |
|---------|---------------------------------------|--------|
| Number  | Title                                 | Number |
| 30.5.23 | PINT_PatternMatchEnableRXEV           |        |
| 30.5.24 | PINT PatternMatchDisableRXEV          |        |
| 30.5.25 | PINT_EnableCallback                   |        |
| 30.5.26 | PINT_DisableCallback                  |        |
| 30.5.27 | PINT_Deinit                           |        |
| Chapter | RIT: Repetitive Interrupt Timer       |        |
| 31.1    | Overview                              | 439    |
| 31.2    | Function groups                       | 439    |
| 31.2.1  | Initialization and deinitialization   |        |
| 31.2.2  | Timer read and write Operations       |        |
| 31.2.3  | Start and Stop timer operations       |        |
| 31.3    | Data Structure Documentation          | 441    |
| 31.3.1  | struct rit_config_t                   |        |
| 31.4    | <b>Enumeration Type Documentation</b> | 441    |
| 31.4.1  | rit_status_flags_t                    |        |
| 31.5    | Function Documentation                | 441    |
| 31.5.1  | RIT_Init                              |        |
| 31.5.2  | RIT_Deinit                            |        |
| 31.5.3  | RIT_GetDefaultConfig                  |        |
| 31.5.4  | RIT_GetStatusFlags                    |        |
| 31.5.5  | RIT_ClearStatusFlags                  |        |
| 31.5.6  | RIT_SetTimerCompare                   |        |
| 31.5.7  | RIT SetMaskBit                        |        |
| 31.5.8  | RIT_GetCompareTimerCount              |        |
| 31.5.9  | RIT_GetCounterTimerCount              |        |
| 31.5.10 | RIT_GetMaskTimerCount                 |        |
| 31.5.11 | RIT_StartTimer                        |        |
| 31.5.12 | RIT_StopTimer                         |        |
| Chapter | RNG: Random Number Generator          |        |
| 32.1    | Overview                              | 447    |
| 32.2    | Get random data from RNG              | 447    |
|         |                                       |        |
| 32.3    | Macro Definition Documentation        |        |
| 32.3.1  | FSL_RNG_DRIVER_VERSION                | 448    |
| 32.4    | Function Documentation                | 448    |
| 32.4.1  | RNG_GetRandomData                     | 448    |
|         |                                       |        |

SDK API Reference Manual v2.0.0

NXP Semiconductors xxv

| Section | Contents                              |                |
|---------|---------------------------------------|----------------|
| Number  | Title                                 | Page<br>Number |
| Chapter | RTC: Real Time Clock                  |                |
| 33.1    | Overview                              | 449            |
| 33.2    | Function groups                       | 449            |
| 33.2.1  | Initialization and deinitialization   | 449            |
| 33.2.2  | Set & Get Datetime                    | 449            |
| 33.2.3  | Set & Get Alarm                       | 449            |
| 33.2.4  | Start & Stop timer                    | 450            |
| 33.2.5  | Status                                | 450            |
| 33.2.6  | Interrupt                             | 450            |
| 33.2.7  | High resolution timer                 |                |
| 33.3    | Typical use case                      | 450            |
| 33.3.1  | RTC tick example                      | 450            |
| 33.4    | Data Structure Documentation          | 453            |
| 33.4.1  | struct rtc_datetime_t                 | 453            |
| 33.5    | <b>Enumeration Type Documentation</b> |                |
| 33.5.1  | rtc_interrupt_enable_t                | 454            |
| 33.5.2  | rtc_status_flags_t                    | 454            |
| 33.6    | Function Documentation                | 454            |
| 33.6.1  | RTC_Init                              | 454            |
| 33.6.2  | RTC_Deinit                            | 454            |
| 33.6.3  | RTC_SetDatetime                       | 455            |
| 33.6.4  | RTC_GetDatetime                       | 455            |
| 33.6.5  | RTC_SetAlarm                          | 455            |
| 33.6.6  | RTC_GetAlarm                          | 456            |
| 33.6.7  | RTC_SetWakeupCount                    | 456            |
| 33.6.8  | RTC_GetWakeupCount                    | 456            |
| 33.6.9  | RTC_EnableInterrupts                  | 456            |
| 33.6.10 | RTC_DisableInterrupts                 | 457            |
| 33.6.11 | RTC_GetEnabledInterrupts              | 458            |
| 33.6.12 | RTC_GetStatusFlags                    | 458            |
| 33.6.13 | RTC_ClearStatusFlags                  | 458            |
| 33.6.14 | RTC_StartTimer                        | 459            |
| 33.6.15 | RTC_StopTimer                         | 460            |
| 33.6.16 | RTC_Reset                             | 460            |
| Chapter | SCTimer: SCTimer/PWM (SCT)            |                |
| 34.1    | Overview                              | 461            |
| 34.2    | Function groups                       | 461            |

| Section | Contents                             | Page   |
|---------|--------------------------------------|--------|
| Number  | Title                                | Number |
| 34.2.1  | Initialization and deinitialization  | 461    |
| 34.2.2  | PWM Operations                       | 461    |
| 34.2.3  | Status                               |        |
| 34.2.4  | Interrupt                            |        |
| 34.3    | SCTimer State machine and operations | 462    |
| 34.3.1  | SCTimer event operations             | 462    |
| 34.3.2  | SCTimer state operations             | 462    |
| 34.3.3  | SCTimer action operations            | 462    |
| 34.4    | 16-bit counter mode                  | 462    |
| 34.5    | Typical use case                     | 463    |
| 34.5.1  | PWM output                           |        |
| 34.6    | Data Structure Documentation         | 468    |
| 34.6.1  | struct sctimer_pwm_signal_param_t    | 468    |
| 34.6.2  | struct sctimer_config_t              | 468    |
| 34.7    | Typedef Documentation                | 469    |
| 34.7.1  | sctimer_event_callback_t             | 469    |
| 34.8    | Enumeration Type Documentation       | 469    |
| 34.8.1  | sctimer_pwm_mode_t                   | 469    |
| 34.8.2  | sctimer_counter_t                    | 469    |
| 34.8.3  | sctimer_input_t                      | 470    |
| 34.8.4  | sctimer_out_t                        | 470    |
| 34.8.5  | sctimer_pwm_level_select_t           |        |
| 34.8.6  | sctimer_clock_mode_t                 |        |
| 34.8.7  | sctimer_clock_select_t               |        |
| 34.8.8  | sctimer_conflict_resolution_t        |        |
| 34.8.9  | sctimer_interrupt_enable_t           |        |
| 34.8.10 | sctimer_status_flags_t               | 472    |
| 34.9    | Function Documentation               |        |
| 34.9.1  | SCTIMER_Init                         |        |
| 34.9.2  | SCTIMER_Deinit                       |        |
| 34.9.3  | SCTIMER_GetDefaultConfig             |        |
| 34.9.4  | SCTIMER_SetupPwm                     |        |
| 34.9.5  | SCTIMER_UpdatePwmDutycycle           |        |
| 34.9.6  | SCTIMER_EnableInterrupts             |        |
| 34.9.7  | SCTIMER_DisableInterrupts            |        |
| 34.9.8  | SCTIMER_GetEnabledInterrupts         |        |
| 34.9.9  | SCTIMER_GetStatusFlags               |        |
| 34.9.10 | SCTIMER_ClearStatusFlags             |        |
| 34.9.11 | SCTIMER_StartTimer                   | 477    |

| Section | Contents                              | Page   |
|---------|---------------------------------------|--------|
| Number  | Title                                 | Number |
| 34.9.12 | SCTIMER_StopTimer                     |        |
| 34.9.12 | SCTIMER_StopTimer                     |        |
| 34.9.13 |                                       |        |
|         | SCTIMER_IncreaseState                 |        |
| 34.9.15 | SCTIMER_IncreaseState                 |        |
| 34.9.16 | SCTIMER_GetCurrentState               |        |
| 34.9.17 | SCTIMER_SetupCaptureAction            |        |
| 34.9.18 | SCTIMER_SetCallback                   |        |
| 34.9.19 | SCTIMER_SetupNextStateAction          |        |
| 34.9.20 | SCTIMER_SetupOutputSetAction          |        |
| 34.9.21 | SCTIMER_SetupOutputClearAction        |        |
| 34.9.22 | SCTIMER_SetupOutputToggleAction       |        |
| 34.9.23 | SCTIMER_SetupCounterLimitAction       |        |
| 34.9.24 | SCTIMER_SetupCounterStopAction        |        |
| 34.9.25 | SCTIMER_SetupCounterStartAction       |        |
| 34.9.26 | SCTIMER_SetupCounterHaltAction        |        |
| 34.9.27 | SCTIMER_SetupDmaTriggerAction         | 484    |
| 34.9.28 | SCTIMER_EventHandleIRQ                | 484    |
| Chapter | SDIF: SD/MMC/SDIO card interface      |        |
| 35.1    | Overview                              | 487    |
| 25.0    |                                       |        |
| 35.2    | Typical use case                      |        |
| 35.2.1  | sdif Operation                        | 487    |
| 35.3    | Data Structure Documentation          | 493    |
| 35.3.1  | struct sdif_dma_descriptor_t          | 493    |
| 35.3.2  | struct sdif_dma_config_t              |        |
| 35.3.3  | struct sdif data t                    | 10.4   |
| 35.3.4  | struct sdif_command_t                 | 495    |
| 35.3.5  | struct sdif_transfer_t                |        |
| 35.3.6  | struct sdif_config_t                  |        |
| 35.3.7  | struct sdif_capability_t              |        |
| 35.3.8  | struct sdif transfer callback t       |        |
| 35.3.9  | struct sdif_handle_t                  |        |
| 35.3.10 | struct sdif_host_t                    |        |
| 35.4    | Macro Definition Documentation        | 407    |
| 35.4.1  |                                       |        |
| 33.4.1  | FSL_SDIF_DRIVER_VERSION               | 497    |
| 35.5    | Typedef Documentation                 |        |
| 35.5.1  | sdif_transfer_function_t              | 497    |
| 35.6    | <b>Enumeration Type Documentation</b> | 497    |
| 35.6.1  | _sdif_status                          |        |
|         | _                                     |        |

| Section | Contents                    |                |  |
|---------|-----------------------------|----------------|--|
| Number  | Title                       | Page<br>Number |  |
| 35.6.2  | _sdif_capability_flag       |                |  |
| 35.6.3  | _sdif_reset_type            |                |  |
| 35.6.4  | sdif_bus_width_t            |                |  |
| 35.6.5  | _sdif_command_flags         |                |  |
| 35.6.6  | _sdif_command_type          |                |  |
| 35.6.7  | _sdif_response_type         |                |  |
| 35.6.8  | _sdif_interrupt_mask        |                |  |
| 35.6.9  | _sdif_dma_status            |                |  |
| 35.6.10 | _sdif_dma_descriptor_flag   |                |  |
| 35.6.11 | _sdif_card_freq             |                |  |
| 35.6.12 | _sdif_clock_pharse_shift    |                |  |
| 33.0.12 | _sun_clock_pharsc_shift     |                |  |
| 35.7    | Function Documentation      | 501            |  |
| 35.7.1  | SDIF Init                   |                |  |
| 35.7.2  | SDIF_Deinit                 |                |  |
| 35.7.3  | SDIF_SendCardActive         |                |  |
| 35.7.4  | SDIF DetectCardInsert       |                |  |
| 35.7.5  | SDIF_EnableCardClock        |                |  |
| 35.7.6  | SDIF EnableLowPowerMode     |                |  |
| 35.7.7  | SDIF_SetCardClock           |                |  |
| 35.7.8  | SDIF_Reset                  |                |  |
| 35.7.9  | SDIF_EnableCardPower        |                |  |
| 35.7.10 | SDIF_GetCardWriteProtect    |                |  |
| 35.7.11 | SDIF_SetCardBusWidth        |                |  |
| 35.7.12 | SDIF_AssertHardwareReset    |                |  |
| 35.7.13 | SDIF_SendCommand            |                |  |
| 35.7.14 | SDIF_EnableGlobalInterrupt  | 506            |  |
| 35.7.15 | SDIF_EnableInterrupt        |                |  |
| 35.7.16 | SDIF_DisableInterrupt       |                |  |
| 35.7.17 | SDIF_GetInterruptStatus     | 506            |  |
| 35.7.18 | SDIF_ClearInterruptStatus   |                |  |
| 35.7.19 | SDIF_TransferCreateHandle   | 508            |  |
| 35.7.20 | SDIF_EnableDmaInterrupt     | 508            |  |
| 35.7.21 | SDIF_DisableDmaInterrupt    | 508            |  |
| 35.7.22 | SDIF_GetInternalDMAStatus   | 508            |  |
| 35.7.23 | SDIF_ClearInternalDMAStatus | 509            |  |
| 35.7.24 | SDIF_InternalDMAConfig      | 509            |  |
| 35.7.25 | SDIF_SendReadWait           | 509            |  |
| 35.7.26 | SDIF_AbortReadData          | 509            |  |
| 35.7.27 | SDIF_EnableCEATAInterrupt   | 510            |  |
| 35.7.28 | SDIF_TransferNonBlocking    |                |  |
| 35.7.29 | SDIF_TransferBlocking       |                |  |
| 35.7.30 | SDIF_ReleaseDMADescriptor   |                |  |
| 35.7.31 | SDIF_GetCapability          | 511            |  |
| 35.7.32 | SDIF_GetControllerStatus    |                |  |
|         |                             |                |  |

| Section | Contents                            | Page   |
|---------|-------------------------------------|--------|
| Number  | Title                               | Number |
| 35.7.33 | SDIF_SendCCSD                       | 511    |
| 35.7.34 | SDIF_ConfigClockDelay               |        |
| Chapter | SPIFI: SPIFI flash interface driver |        |
| 36.1    | Overview                            | 513    |
| 36.2    | Data Structure Documentation        | 516    |
| 36.2.1  | struct spifi_command_t              | 516    |
| 36.2.2  | struct spifi_config_t               | 516    |
| 36.2.3  | struct spifi_transfer_t             | 517    |
| 36.2.4  | struct _spifi_dma_handle            | 517    |
| 36.3    | Macro Definition Documentation      | 517    |
| 36.3.1  | FSL_SPIFI_DRIVER_VERSION            | 517    |
| 36.4    | Enumeration Type Documentation      | 518    |
| 36.4.1  | _status_t                           | 518    |
| 36.4.2  | spifi_interrupt_enable_t            | 518    |
| 36.4.3  | spifi_spi_mode_t                    | 518    |
| 36.4.4  | spifi_dual_mode_t                   | 518    |
| 36.4.5  | spifi_data_direction_t              | 518    |
| 36.4.6  | spifi_command_format_t              | 519    |
| 36.4.7  | spifi_command_type_t                | 519    |
| 36.4.8  | _spifi_status_flags                 | 519    |
| 36.5    | Function Documentation              | 519    |
| 36.5.1  | SPIFI_Init                          |        |
| 36.5.2  | SPIFI_GetDefaultConfig              | 520    |
| 36.5.3  | SPIFI_Deinit                        | 520    |
| 36.5.4  | SPIFI_SetCommand                    | 520    |
| 36.5.5  | SPIFI_SetCommandAddress             | 520    |
| 36.5.6  | SPIFI_SetIntermediateData           | 521    |
| 36.5.7  | SPIFI_SetCacheLimit                 | 521    |
| 36.5.8  | SPIFI_ResetCommand                  |        |
| 36.5.9  | SPIFI_SetMemoryCommand              |        |
| 36.5.10 | SPIFI_EnableInterrupt               |        |
| 36.5.11 | SPIFI_DisableInterrupt              |        |
| 36.5.12 | SPIFI_GetStatusFlag                 |        |
| 36.5.13 | SPIFI_EnableDMA                     |        |
| 36.5.14 | SPIFI_GetDataRegisterAddress        |        |
| 36.5.15 | SPIFI_WriteData                     |        |
| 36.5.16 | SPIFI_ReadData                      |        |
| 36.5.17 | SPIFI_TransferTxCreateHandleDMA     |        |
| 36.5.18 | SPIFI_TransferRxCreateHandleDMA     | 525    |

| Section | Contents                              |                |  |
|---------|---------------------------------------|----------------|--|
| Number  | Title                                 | Page<br>Number |  |
| 36.5.19 | SPIFI_TransferSendDMA                 | 525            |  |
| 36.5.20 | SPIFI_TransferReceiveDMA              |                |  |
| 36.5.21 | SPIFI_TransferAbortSendDMA            |                |  |
| 36.5.22 | SPIFI_TransferAbortReceiveDMA         | 526            |  |
| 36.5.23 | SPIFI_TransferGetSendCountDMA         | 527            |  |
| 36.5.24 | SPIFI_TransferGetReceiveCountDMA      | 528            |  |
| 36.6    | SPIFI Driver                          | 529            |  |
| 36.6.1  | Typical use case                      | 529            |  |
| 36.7    | SPIFI DMA Driver                      | 530            |  |
| 36.7.1  | Typical use case                      | 530            |  |
| Chapter | SYSCON: System Configuration          |                |  |
| 37.1    | Overview                              | 531            |  |
| 37.2    | Clock driver                          | 530            |  |
| 37.2.1  | Overview                              |                |  |
| 37.2.1  | Function description                  |                |  |
| 37.2.2  | Typical use case                      |                |  |
| 37.2.3  | Data Structure Documentation          |                |  |
| 37.2.4  |                                       |                |  |
|         | Macro Definition Documentation        |                |  |
| 37.2.6  | Enumeration Type Documentation        |                |  |
| 37.2.7  | Function Documentation                | 334            |  |
| Chapter | UTICK: MictoTick Timer Driver         |                |  |
| 38.1    | Overview                              | 567            |  |
| 38.2    | Typical use case                      |                |  |
|         |                                       |                |  |
| 38.3    | Macro Definition Documentation        |                |  |
| 38.3.1  | FSL_UTICK_DRIVER_VERSION              | 568            |  |
| 38.4    | Typedef Documentation                 | 568            |  |
| 38.4.1  | utick_callback_t                      | 568            |  |
| 38.5    | <b>Enumeration Type Documentation</b> | 568            |  |
| 38.5.1  | utick_mode_t                          | 568            |  |
| 38.6    | Function Documentation                | 568            |  |
| 38.6.1  | UTICK_Init                            | 568            |  |
| 38.6.2  | UTICK_Deinit                          | 568            |  |
| 38.6.3  | UTICK_GetStatusFlags                  | 569            |  |
| 38.6.4  | UTICK_ClearStatusFlags                | 569            |  |
|         |                                       |                |  |

SDK API Reference Manual v2.0.0

NXP Semiconductors xxxi

| Section | Contents                             | Dogo           |
|---------|--------------------------------------|----------------|
| Number  | Title                                | Page<br>Number |
| 38.6.5  | UTICK_SetTick                        | 569            |
| 38.6.6  | UTICK_HandleIRQ                      | 570            |
| Chapter | WWDT: Windowed Watchdog Timer Driver |                |
| 39.1    | Overview                             | 571            |
| 39.2    | Function groups                      | 571            |
| 39.2.1  | Initialization and deinitialization  | 571            |
| 39.2.2  | Status                               | 571            |
| 39.2.3  | Interrupt                            | 571            |
| 39.2.4  | Watch dog Refresh                    | 571            |
| 39.3    | Typical use case                     | 571            |
| 39.4    | Data Structure Documentation         | 573            |
| 39.4.1  | struct wwdt_config_t                 |                |
| 39.5    | Macro Definition Documentation       | 574            |
| 39.5.1  | FSL_WWDT_DRIVER_VERSION              | 574            |
| 39.6    | Enumeration Type Documentation       | 574            |
| 39.6.1  | _wwdt_status_flags_t                 |                |
| 39.7    | Function Documentation               | 574            |
| 39.7.1  | WWDT_GetDefaultConfig                | 574            |
| 39.7.2  | WWDT_Init                            | 575            |
| 39.7.3  | WWDT_Deinit                          | 575            |
| 39.7.4  | WWDT_Enable                          | 575            |
| 39.7.5  | WWDT_Disable                         | 576            |
| 39.7.6  | WWDT_GetStatusFlags                  |                |
| 39.7.7  | WWDT_ClearStatusFlags                | 576            |
| 39.7.8  | WWDT_SetWarningValue                 |                |
| 39.7.9  | WWDT_SetTimeoutValue                 |                |
| 39.7.10 | WWDT_SetWindowValue                  |                |
| 39.7.11 | WWDT_Refresh                         |                |
| 39.8    | Fmc_driver                           | 579            |
| 39.8.1  | Overview                             |                |
| 39.8.2  | Data Structure Documentation         |                |
| 39.8.3  | Enumeration Type Documentation       |                |

## Chapter 1 Introduction

The Software Development Kit (KSDK) v2.0 is a collection of software enablement, for NXP Kinetis Microcontrollers, that includes peripheral drivers, multicore support, USB stack, and integrated RTO-S support for FreeRTOS,  $\mu$ C/OS-II, and  $\mu$ C/OS-III. In addition to the base enablement, the KSDK is augmented with demo applications, driver example projects, and API documentation to help users quickly leverage the support provided by KSDK v2.0. The KEx Web UI is available to provide access to all SDK v2.0 packages. See the *SDK v.2.0.0 Release Notes* (document KSDK200RN) and the supported Devices section at www.nxp.com/ksdk for details.

The SDK v2.0 is built with the following runtime software components:

- ARM<sup>®</sup> and DSP standard libraries, and CMSIS-compliant device header files which provide direct access to the peripheral registers.
- Peripheral drivers that provide stateless, high-performance, ease-of-use APIs. Communication drivers provide higher-level transactional APIs for a higher-performance option.
- RTOS wrapper driver built on on top of KSDK peripheral drivers and leverage native RTOS services to better comply to the RTOS cases.
- Real time operation systems (RTOS) including FreeRTOS OS, μC/OS-II, and μC/OS-III.
- Stacks and middleware in source or object formats including:
  - A USB device, host, and OTG stack with comprehensive USB class support.
  - CMSIS-DSP, a suite of common signal processing functions.
  - The SDK v2.0 comes complete with software examples demonstrating the usage of the peripheral drivers, RTOS wrapper drivers, middleware and RTOSes.

All demo applications and driver examples are provided with projects for the following toolchains:

- IAR Embedded Workbench
- Keil MDK
- LPCXpresso IDE

The peripheral drivers and RTOS driver wrappers can be used across multiple devices within the Kinetis product family without modification. The configuration items for each driver are encapsulated into C language data structures. Kinetis device-specific configuration information is provided as part of the KS-DK and need not be modified by the user. If necessary, the user is able to modify the peripheral driver and RTOS wrapper driver configuration during runtime. The driver examples demonstrate how to configure the drivers by passing the proper configuration data to the APIs. The Kinetis SDK folder structure is organized to reduce the total number of includes required to compile a project.

The rest of this document describes the API references in detail for the peripheral drivers and RTOS wrapper drivers. For the latest version of this and other Kinetis SDK documents, see the kex.nxp.-com/apidoc.

NXP Semiconductors 1

| Deliverable                                                 | Location                                                                                   |
|-------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| Examples                                                    | <install_dir>/examples/</install_dir>                                                      |
| Demo Applications                                           | <pre><install_dir>/examples/<board_name>/demo apps/</board_name></install_dir></pre>       |
| Driver Examples                                             | <pre><install_dir>/examples/<board_name>/driver examples/</board_name></install_dir></pre> |
| Documentation                                               | <install_dir>/doc/</install_dir>                                                           |
| USB Documentation                                           | <install_dir>/doc/usb/</install_dir>                                                       |
| Middleware                                                  | <install_dir>/middleware/</install_dir>                                                    |
| USB Stack                                                   | <install_dir>/middleware/usb_<version></version></install_dir>                             |
| Drivers                                                     | <install_dir>/<device_name>/drivers/</device_name></install_dir>                           |
| CMSIS Standard ARM Cortex-M Headers, math and DSP Libraries | <install_dir>/<device_name>/CMSIS/</device_name></install_dir>                             |
| Device Startup and Linker                                   | <install_dir>/<device_name>/<toolchain>/</toolchain></device_name></install_dir>           |
| SDK Utilities                                               | <install_dir>/<device_name>/utilities/</device_name></install_dir>                         |
| RTOS Kernels                                                | <install_dir>/rtos/</install_dir>                                                          |

Table 2: KSDK Folder Structure

# **Chapter 2 Driver errors status**

- kStatus\_DMA\_Busy = 5000
- kStatus\_ENET\_RxFrameError = 4000
- kStatus\_ENET\_RxFrameFail = 4001
- kStatus\_ENET\_RxFrameEmpty = 4002
- kStatus\_ENET\_TxFrameBusy = 4003
- kStatus\_ENET\_TxFrameFail = 4004
- kStatus\_ENET\_TxFrameOverLen = 4005
- #kStatus\_ENET\_PtpTsRingFull = 4006
- #kStatus\_ENET\_PtpTsRingEmpty = 4007
- kStatus\_SPI\_Busy = 1400
- kStatus\_SPI\_Idle = 1401
- kStatus\_SPI\_Error = 1402
- kStatus\_SPIFI\_Busy = 5900
- kStatus\_SPIFI\_Idle = 5901
- kStatus\_SPIFI\_Error = 5902

# Chapter 3 Trademarks

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

How to Reach Us:

Home Page: nxp.com

Web Support: nxp.com/support

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions

Freescale, the Freescale logo, Kinetis, and Processor Expert are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Tower is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. ARM, ARM powered logo, Keil, and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved.

© 2016 Freescale Semiconductors, Inc.

# Chapter 4 Architectural Overview

This chapter provides the architectural overview for the Kinetis Software Development Kit (KSDK). It describes each layer within the architecture and its associated components.

#### Overview

The Kinetis SDK architecture consists of five key components listed below.

- 1. The ARM Cortex Microcontroller Software Interface Standard (CMSIS) CORE compliance devicespecific header files, SOC Header, and CMSIS math/DSP libraries.
- 2. Peripheral Drivers
- 3. Real-time Operating Systems (RTOS)
- 4. Stacks and Middleware that integrate with the Kinetis SDK
- 5. Demo Applications based on the Kinetis SDK



Figure 1: KSDK Block Diagram

## Kinetis MCU header files

Each supported Kinetis MCU device in the KSDK has an overall System-on Chip (SoC) memory-mapped

header file. This header file contains the memory map and register base address for each peripheral and the IRQ vector table with associated vector numbers. The overall SoC header file provides a access to the peripheral registers through pointers and predefined bit masks. In addition to the overall SoC memory-mapped header file, the KSDK includes a feature header file for each device. The feature header file allows NXP to deliver a single software driver for a given peripheral. The feature file ensures that the driver is properly compiled for the target SOC.

## **CMSIS Support**

Along with the SoC header files and peripheral extension header files, the KSDK also includes common CMSIS header files for the ARM Cortex-M core and the math and DSP libraries from the latest CMSIS release. The CMSIS DSP library source code is also included for reference.

## **KSDK Peripheral Drivers**

The KSDK peripheral drivers mainly consist of low-level functional APIs for the Kinetis MCU product family on-chip peripherals and also of high-level transactional APIs for some bus drivers/DMA driver/e-DMA driver to quickly enable the peripherals and perform transfers.

All KSDK peripheral drivers only depend on the CMSIS headers, device feature files, fsl\_common.h, and fsl\_clock.h files so that users can easily pull selected drivers and their dependencies into projects. With the exception of the clock/power-relevant peripherals, each peripheral has its own driver. Peripheral drivers handle the peripheral clock gating/ungating inside the drivers during initialization and deinitialization respectively.

Low-level functional APIs provide common peripheral functionality, abstracting the hardware peripheral register accesses into a set of stateless basic functional operations. These APIs primarily focus on the control, configuration, and function of basic peripheral operations. The APIs hide the register access details and various MCU peripheral instantiation differences so that the application can be abstracted from the low-level hardware details. The API prototypes are intentionally similar to help ensure easy portability across supported KSDK devices.

Transactional APIs provide a quick method for customers to utilize higher-level functionality of the peripherals. The transactional APIs utilize interrupts and perform asynchronous operations without user intervention. Transactional APIs operate on high-level logic that requires data storage for internal operation context handling. However, the Peripheral Drivers do not allocate this memory space. Rather, the user passes in the memory to the driver for internal driver operation. Transactional APIs ensure the NVIC is enabled properly inside the drivers. The transactional APIs do not meet all customer needs, but provide a baseline for development of custom user APIs.

Note that the transactional drivers never disable an NVIC after use. This is due to the shared nature of interrupt vectors on Kinetis devices. It's up to the user to ensure that NVIC interrupts are properly disabled after usage is complete.

### **Interrupt handling for transactional APIs**

A double weak mechanism is introduced for drivers with transactional API. The double weak indicates two levels of weak vector entries. See the examples below:

PUBWEAK SPI0\_IRQHandler
PUBWEAK SPI0\_DriverIRQHandler
SPI0\_IRQHandler

```
LDR R0, =SPI0_DriverIRQHandler
BX R0
```

The first level of the weak implementation are the functions defined in the vector table. In the devices/<-DEVICE\_NAME>/<TOOLCHAIN>/startup\_<DEVICE\_NAME>.s/.S file, the implementation of the first layer weak function calls the second layer of weak function. The implementation of the second layer weak function (ex. SPI0\_DriverIRQHandler) jumps to itself (B .). The KSDK drivers with transactional APIs provide the reimplementation of the second layer function inside of the peripheral driver. If the KSDK drivers with transactional APIs are linked into the image, the SPI0\_DriverIRQHandler is replaced with the function implemented in the KSDK SPI driver.

The reason for implementing the double weak functions is to provide a better user experience when using the transactional APIs. For drivers with a transactional function, call the transactional APIs and the drivers complete the interrupt-driven flow. Users are not required to redefine the vector entries out of the box. At the same time, if users are not satisfied by the second layer weak function implemented in the KS-DK drivers, users can redefine the first layer weak function and implement their own interrupt handler functions to suit their implementation.

The limitation of the double weak mechanism is that it cannot be used for peripherals that share the same vector entry. For this use case, redefine the first layer weak function to enable the desired peripheral interrupt functionality. For example, if the MCU's UART0 and UART1 share the same vector entry, redefine the UART0\_UART1\_IRQHandler according to the use case requirements.

#### **Feature Header Files**

The peripheral drivers are designed to be reusable regardless of the peripheral functional differences from one Kinetis MCU device to another. An overall Peripheral Feature Header File is provided for the KSD-K-supported MCU device to define the features or configuration differences for each Kinetis sub-family device.

#### **Application**

See the Getting Started with Kinetis SDK (KSDK) v2.0 document (KSDK20GSUG).

# Chapter 5

# ADC: 12-bit SAR Analog-to-Digital Converter Driver

## 5.1 Overview

The SDK provides a Peripheral driver for the 12-bit SAR Analog-to-Digital Converter (ADC) module of LPC devices.

# 5.2 Typical use case

# 5.2.1 Polling Configuration

```
void main (void)
    adc_config_t adcConfigStruct;
    adc_conv_seq_config_t adcConvSeqConfigStruct;
    /\star Enable the power and clock firstly. \star/
    /* Calibration. */
    if (ADC_DoSelfCalibration(DEMO_ADC_BASE))
        PRINTF("ADC_DoSelfCalibration() Done.\r\n");
    }
    else
        PRINTF("ADC_DoSelfCalibration() Failed.\r\n");
    /* Configure the converter. */
    adcConfigStruct.clockMode = kADC_ClockSynchronousMode;
    adcConfigStruct.clockDividerNumber = 0;
    adcConfigStruct.resolution = kADC_Resolution12bit;
    adcConfigStruct.enableBypassCalibration = false;
    adcConfigStruct.sampleTimeNumber = 0U;
    ADC_Init (DEMO_ADC_BASE, &adcConfigStruct);
    /* Use the temperature sensor input to channel 0. */
    ADC_EnableTemperatureSensor(DEMO_ADC_BASE, true);
    /* Enable channel 0's conversion in Sequence A. */
    adcConvSeqConfigStruct.channelMask = (1U << 0); /* Includes channel 0. */</pre>
    adcConvSeqConfigStruct.triggerMask = OU;
    adcConvSeqConfigStruct.triggerPolarity =
     kADC_TriggerPolarityNegativeEdge;
    adcConvSeqConfigStruct.enableSingleStep = false;
    adcConvSeqConfigStruct.enableSyncBypass = false;
    adcConvSeqConfigStruct.interruptMode =
      kADC_InterruptForEachSequence;
    ADC_SetConvSeqAConfig(DEMO_ADC_BASE, &adcConvSeqConfigStruct);
    ADC_EnableConvSeqA(DEMO_ADC_BASE, true); /* Enable the conversion sequence A. */
    PRINTF ("Configuration Done. \r\n");
    while (1)
        /\star Get the input from terminal and trigger the converter by software. \star/
```

#### SDK API Reference Manual v2.0.0

# Typical use case

```
GETCHAR();
ADC_DoSoftwareTriggerConvSeqA(DEMO_ADC_BASE);

/* Wait for the converter to be done. */
while (!ADC_GetChannelConversionResult(DEMO_ADC_BASE,
DEMO_ADC_SAMPLE_CHANNEL_NUMBER, &adcResultInfoStruct))
{
    PRINTF("adcResultInfoStruct.result = %d\r\n", adcResultInfoStruct.result);
    PRINTF("adcResultInfoStruct.channelNumber = %d\r\n", adcResultInfoStruct.channelNumber);
    PRINTF("adcResultInfoStruct.overrunFlag = %d\r\n", adcResultInfoStruct.overrunFlag ? 1U : 0U);
    PRINTF("\r\n");
}
```

## 5.2.2 Interrupt Configuration

```
/* Global variables. */
static adc_result_info_t gAdcResultInfoStruct;
adc_result_info_t *volatile gAdcResultInfoPtr = &gAdcResultInfoStruct;
volatile bool gAdcConvSeqAIntFlag;
void main(void)
    adc_config_t adcConfigStruct;
    adc_conv_seq_config_t adcConvSeqConfigStruct;
    /\star Enable the power and clock firstly. \star/
    /* Calibration. */
    if (ADC_DoSelfCalibration(DEMO_ADC_BASE))
        PRINTF("ADC_DoSelfCalibration() Done.\r\n");
    }
    else
        PRINTF("ADC_DoSelfCalibration() Failed.\r\n");
    /* Configure the ADC as basic polling mode. */
    /* Configure the converter. */
    adcConfigStruct.clockMode = kADC_ClockSynchronousMode;
    adcConfigStruct.clockDividerNumber = 0;
    adcConfigStruct.resolution = kADC_Resolution12bit;
    adcConfigStruct.enableBypassCalibration = false;
    adcConfigStruct.sampleTimeNumber = 0U;
    ADC_Init (DEMO_ADC_BASE, &adcConfigStruct);
    /* Use the sensor input to channel 0. */
    ADC_EnableTemperatureSensor(DEMO_ADC_BASE, true);
    /* Enable channel 0's conversion in Sequence A. */
    adcConvSeqConfigStruct.channelMask = (1U << 0); /* Includes channel 0. */</pre>
    adcConvSeqConfigStruct.triggerMask = 0U;
    adcConvSeqConfigStruct.triggerPolarity =
      kADC_TriggerPolarityNegativeEdge;
    adcConvSeqConfigStruct.enableSingleStep = false;
    adcConvSeqConfigStruct.enableSyncBypass = false;
    adcConvSeqConfigStruct.interruptMode =
      kADC_InterruptForEachSequence;
    ADC_SetConvSeqAConfig(DEMO_ADC_BASE, &adcConvSeqConfigStruct);
    ADC_EnableConvSeqA(DEMO_ADC_BASE, true); /* Enable the conversion sequence A. */
    /* Enable the interrupt. */
```

SDK API Reference Manual v2.0.0

```
ADC_EnableInterrupts (DEMO_ADC_BASE,
                         kADC_ConvSeqAInterruptEnable); /* Enable the interrupt
       the for sequence A done. \star/
   NVIC_EnableIRQ(DEMO_ADC_IRQ_ID);
    PRINTF("Configuration Done.\r\n");
    while (1)
        GETCHAR();
        gAdcConvSeqAIntFlag = false;
        ADC_DoSoftwareTriggerConvSeqA(DEMO_ADC_BASE);
        while (!gAdcConvSeqAIntFlag)
       PRINTF("gAdcResultInfoStruct.result
                                                    = %d\r\n", gAdcResultInfoStruct.
      result):
       PRINTF("gAdcResultInfoStruct.channelNumber = %d\r\n", gAdcResultInfoStruct.
      channelNumber);
       PRINTF("qAdcResultInfoStruct.overrunFlag = %d\r\n", qAdcResultInfoStruct.
      overrunFlag ? 1U : 0U);
       PRINTF("\r\n");
   ISR for ADC conversion sequence A done.
void DEMO_ADC_IRQ_HANDLER_FUNC(void)
    if (kADC_ConvSeqAInterruptFlag == (
      kADC_ConvSeqAInterruptFlag & ADC_GetStatusFlags(DEMO_ADC_BASE))
       ADC_GetChannelConversionResult (DEMO_ADC_BASE,
     DEMO_ADC_SAMPLE_CHANNEL_NUMBER, gAdcResultInfoPtr);
       ADC_ClearStatusFlags (DEMO_ADC_BASE,
     kADC_ConvSeqAInterruptFlag);
        qAdcConvSeqAIntFlag = true;
```

## **Files**

• file fsl adc.h

## **Data Structures**

struct adc\_config\_t

Define structure for configuring the block. More...

struct adc\_conv\_seq\_config\_t

Define structure for configuring conversion sequence. More...

struct adc result info t

Define structure of keeping conversion result information. More...

## Typical use case

### **Enumerations**

```
enum _adc_status_flags {
 kADC ThresholdCompareFlagOnChn0 = 1U << 0U,
 kADC ThresholdCompareFlagOnChn1 = 1U << 1U,
 kADC_ThresholdCompareFlagOnChn2 = 1U << 2U,
 kADC ThresholdCompareFlagOnChn3 = 1U << 3U,
 kADC_ThresholdCompareFlagOnChn4 = 1U << 4U,
 kADC_ThresholdCompareFlagOnChn5 = 1U << 5U,
 kADC_ThresholdCompareFlagOnChn6 = 1U << 6U,
 kADC_ThresholdCompareFlagOnChn7 = 1U << 7U,
 kADC ThresholdCompareFlagOnChn8 = 1U << 8U,
 kADC_ThresholdCompareFlagOnChn9 = 1U << 9U,
 kADC_ThresholdCompareFlagOnChn10 = 1U << 10U,
 kADC ThresholdCompareFlagOnChn11 = 1U << 11U,
 kADC_OverrunFlagForChn0,
 kADC_OverrunFlagForChn1,
 kADC_OverrunFlagForChn2,
 kADC OverrunFlagForChn3,
 kADC OverrunFlagForChn4,
 kADC OverrunFlagForChn5.
 kADC_OverrunFlagForChn6,
 kADC OverrunFlagForChn7,
 kADC_OverrunFlagForChn8,
 kADC_OverrunFlagForChn9,
 kADC_OverrunFlagForChn10,
 kADC OverrunFlagForChn11,
 kADC_GlobalOverrunFlagForSeqA = 1U << 24U,
 kADC GlobalOverrunFlagForSegB = 1U << 25U,
 kADC_ConvSeqAInterruptFlag = 1U << 28U,
 kADC ConvSeqBInterruptFlag = 1U << 29U,
 kADC_ThresholdCompareInterruptFlag = 1U << 30U,
 kADC_OverrunInterruptFlag = 1U << 31U }
    Flags.
enum _adc_interrupt_enable {
 kADC_ConvSeqAInterruptEnable = ADC_INTEN_SEQA_INTEN_MASK,
 kADC_ConvSeqBInterruptEnable = ADC_INTEN_SEQB_INTEN_MASK,
 kADC_OverrunInterruptEnable = ADC_INTEN_OVR_INTEN_MASK }
    Interrupts.
enum adc_clock_mode_t {
 kADC_ClockSynchronousMode,
 kADC_ClockAsynchronousMode = 1U }
    Define selection of clock mode.
enum adc_resolution_t {
```

SDK API Reference Manual v2.0.0

```
kADC Resolution6bit = 0U.
 kADC Resolution8bit = 1U,
 kADC Resolution 10 bit = 2U,
 kADC_Resolution12bit = 3U }
    Define selection of resolution.
enum adc_trigger_polarity_t {
  kADC_TriggerPolarityNegativeEdge = 0U,
 kADC_TriggerPolarityPositiveEdge = 1U }
     Define selection of polarity of selected input trigger for conversion sequence.
enum adc_priority_t {
  kADC_PriorityLow = 0U,
  kADC_PriorityHigh = 1U }
     Define selection of conversion sequence's priority.
enum adc_seq_interrupt_mode_t {
  kADC_InterruptForEachConversion = 0U,
  kADC_InterruptForEachSequence = 1U }
     Define selection of conversion sequence's interrupt.
enum adc_threshold_compare_status_t {
  kADC ThresholdCompareInRange = 0U,
 kADC ThresholdCompareBelowRange = 1U,
 kADC_ThresholdCompareAboveRange = 2U }
     Define status of threshold compare result.
enum adc_threshold_crossing_status_t {
 kADC ThresholdCrossingNoDetected = 0U,
  kADC_ThresholdCrossingDownward = 2U,
  kADC_ThresholdCrossingUpward = 3U }
     Define status of threshold crossing detection result.
enum adc_threshold_interrupt_mode_t {
  kADC ThresholdInterruptDisabled = 0U,
 kADC ThresholdInterruptOnOutside = 1U,
 kADC_ThresholdInterruptOnCrossing = 2U }
    Define interrupt mode for threshold compare event.
```

## **Driver version**

• #define LPC\_ADC\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) *ADC driver version 2.0.0.* 

## **Initialization and Deinitialization**

```
    void ADC_Init (ADC_Type *base, const adc_config_t *config)
        Initialize the ADC module.
    void ADC_Deinit (ADC_Type *base)
        Deinitialize the ADC module.
    void ADC_GetDefaultConfig (adc_config_t *config)
        Gets an available pre-defined settings for initial configuration.
    bool ADC_DoSelfCalibration (ADC_Type *base)
        Do the self hardware calibration.
```

#### SDK API Reference Manual v2.0.0

## Typical use case

• static void ADC\_EnableTemperatureSensor (ADC\_Type \*base, bool enable) Enable the internal temperature sensor measurement.

# Control conversion sequence A.

- static void ADC\_EnableConvSeqA (ADC\_Type \*base, bool enable) Enable the conversion sequence A.
- void ADC\_SetConvSeqAConfig (ADC\_Type \*base, const adc\_conv\_seq\_config\_t \*config)

  Configure the conversion sequence A.
- static void ADC\_DoSoftwareTriggerConvSeqA (ADC\_Type \*base)

Do trigger the sequence's conversion by software.

• static void ADC\_EnableConvSeqABurstMode (ADC\_Type \*base, bool enable)

*Enable the burst conversion of sequence A.* 

• static void ADC\_SetConvSeqAHighPriority (ADC\_Type \*base)

Set the high priority for conversion sequence A.

# Control conversion sequence B.

- static void ADC\_EnableConvSeqB (ADC\_Type \*base, bool enable) Enable the conversion sequence B.
- void ADC\_SetConvSeqBConfig (ADC\_Type \*base, const adc\_conv\_seq\_config\_t \*config) Configure the conversion sequence B.
- static void ADC\_DoSoftwareTriggerConvSeqB (ADC\_Type \*base)

Do trigger the sequence's conversion by software.

• static void ADC\_EnableConvSeqBBurstMode (ADC\_Type \*base, bool enable)

Enable the burst conversion of sequence B.

• static void ADC SetConvSeqBHighPriority (ADC Type \*base)

*Set the high priority for conversion sequence B.* 

#### Data result.

- bool ADC\_GetConvSeqAGlobalConversionResult (ADC\_Type \*base, adc\_result\_info\_t \*info) Get the global ADC conversion infomation of sequence A.
- bool ADC\_GetConvSeqBGlobalConversionResult (ADC\_Type \*base, adc\_result\_info\_t \*info) Get the global ADC conversion infomation of sequence B.
- bool ADC\_GetChannelConversionResult (ADC\_Type \*base, uint32\_t channel, adc\_result\_info\_t \*info)

Get the channel's ADC conversion completed under each conversion sequence.

## Threshold function.

- static void ADC\_SetThresholdPair0 (ADC\_Type \*base, uint32\_t lowValue, uint32\_t highValue) Set the threshhold pair 0 with low and high value.
- static void ADC\_SetThresholdPair1 (ADC\_Type \*base, uint32\_t lowValue, uint32\_t highValue) Set the threshhold pair 1 with low and high value.
- static void ADC\_SetChannelWithThresholdPair() (ADC\_Type \*base, uint32\_t channelMask) Set given channels to apply the threshold pare 0.
- static void ADC\_SetChannelWithThresholdPair1 (ADC\_Type \*base, uint32\_t channelMask) Set given channels to apply the threshold pare 1.

17

## Interrupts.

- static void ADC\_EnableInterrupts (ADC\_Type \*base, uint32\_t mask)
  - *Enable interrupts for conversion sequences.*
- static void ADC\_DisableInterrupts (ADC\_Type \*base, uint32\_t mask)

Disable interrupts for conversion sequence.

• static void ADC\_EnableShresholdCompareInterrupt (ADC\_Type \*base, uint32\_t channel, adc\_-threshold interrupt mode t mode)

Enable the interrupt of shreshold compare event for each channel.

#### Status.

• static uint32\_t ADC\_GetStatusFlags (ADC\_Type \*base)

Get status flags of ADC module.

• static void ADC\_ClearStatusFlags (ADC\_Type \*base, uint32\_t mask)

Clear status flags of ADC module.

### 5.3 Data Structure Documentation

## 5.3.1 struct adc\_config\_t

#### **Data Fields**

- adc\_clock\_mode\_t clockMode
  - Select the clock mode for ADC converter.
- uint32 t clockDividerNumber
  - This field is only available when using kADC\_ClockSynchronousMode for "clockMode" field.
- adc\_resolution\_t resolution

Select the conversion bits.

- bool enableBypassCalibration
  - By default, a calibration cycle must be performed each time the chip is powered-up.
- uint32\_t sampleTimeNumber

By default, with value as "0U", the sample period would be 2.5 ADC clocks.

#### 5.3.1.0.0.1 Field Documentation

- 5.3.1.0.0.1.1 adc clock mode t adc config t::clockMode
- 5.3.1.0.0.1.2 uint32\_t adc\_config\_t::clockDividerNumber

The divider would be plused by 1 based on the value in this field. The available range is in 8 bits.

#### 5.3.1.0.0.1.3 adc\_resolution\_t adc config t::resolution

#### 5.3.1.0.0.1.4 bool adc config t::enableBypassCalibration

Re-calibration may be warranted periodically - especially if operating conditions have changed. To enable this option would avoid the need to calibrate if offset error is not a concern in the application.

#### **Data Structure Documentation**

### 5.3.1.0.0.1.5 uint32 t adc config t::sampleTimeNumber

Then, to plus the "sampleTimeNumber" value here. The available value range is in 3 bits.

## 5.3.2 struct adc conv seq config t

#### **Data Fields**

• uint32 t channelMask

Selects which one or more of the ADC channels will be sampled and converted when this sequence is launched.

• uint32\_t triggerMask

Selects which one or more of the available hardware trigger sources will cause this conversion sequence to be initiated.

• adc\_trigger\_polarity\_t triggerPolarity

*Select the trigger to lauch conversion sequence.* 

bool enableSyncBypass

To enable this feature allows the hardware trigger input to bypass synchronization flip-flop stages and therefore shorten the time between the trigger input signal and the start of a conversion.

• bool enableSingleStep

When enabling this feature, a trigger will launch a single conversion on the next channel in the sequence instead of the default response of launching an entire sequence of conversions.

adc\_seq\_interrupt\_mode\_t interruptMode

Select the interrpt/DMA trigger mode.

#### 5.3.2.0.0.2 Field Documentation

#### 5.3.2.0.0.2.1 uint32 t adc conv seq config t::channelMask

The masked channels would be involved in current conversion sequence, beginning with the lowest-order. The available range is in 12-bit.

#### 5.3.2.0.0.2.2 uint32 t adc conv seg config t::triggerMask

The available range is 6-bit.

- 5.3.2.0.0.2.3 adc\_trigger\_polarity\_t adc conv seq config t::triggerPolarity
- 5.3.2.0.0.2.4 bool adc\_conv\_seq\_config\_t::enableSyncBypass
- 5.3.2.0.0.2.5 bool adc\_conv\_seq\_config\_t::enableSingleStep
- 5.3.2.0.0.2.6 adc\_seq\_interrupt\_mode\_t adc\_conv\_seq\_config\_t::interruptMode

## 5.3.3 struct adc result info t

## **Data Fields**

- uint32\_t result
  - Keey the conversion data value.
- $\bullet \ adc\_threshold\_compare\_status\_t \ thresholdCompareStatus\\$ 
  - Keep the threshold compare status.
- adc\_threshold\_crossing\_status\_t thresholdCorssingStatus

Keep the threshold crossing status.

- uint32 t channelNumber
  - Keep the channel number for this conversion.
- bool overrunFlag

Keep the status whether the conversion is overrun or not.

#### 5.3.3.0.0.3 Field Documentation

- 5.3.3.0.0.3.1 uint32 t adc result info t::result
- 5.3.3.0.0.3.2 adc\_threshold\_compare\_status\_t adc result info t::thresholdCompareStatus
- 5.3.3.0.0.3.3 adc\_threshold\_crossing\_status\_t adc\_result\_info\_t::thresholdCorssingStatus\_
- 5.3.3.0.0.3.4 uint32 t adc result info t::channelNumber
- 5.3.3.0.0.3.5 bool adc\_result\_info\_t::overrunFlag

## 5.4 Macro Definition Documentation

5.4.1 #define LPC ADC DRIVER VERSION (MAKE\_VERSION(2, 0, 0))

## 5.5 Enumeration Type Documentation

## 5.5.1 enum adc\_status\_flags

#### Enumerator

- **kADC\_ThresholdCompareFlagOnChn0** Threshold comparison event on Channel 0.
- kADC\_ThresholdCompareFlagOnChn1 Threshold comparison event on Channel 1.
- **kADC** ThresholdCompareFlagOnChn2 Threshold comparison event on Channel 2.
- *kADC ThresholdCompareFlagOnChn3* Threshold comparison event on Channel 3.
- *kADC\_ThresholdCompareFlagOnChn4* Threshold comparison event on Channel 4.

SDK API Reference Manual v2.0.0

- *kADC\_ThresholdCompareFlagOnChn5* Threshold comparison event on Channel 5.
- *kADC\_ThresholdCompareFlagOnChn6* Threshold comparison event on Channel 6.
- *kADC\_ThresholdCompareFlagOnChn7* Threshold comparison event on Channel 7.
- kADC\_ThresholdCompareFlagOnChn8 Threshold comparison event on Channel 8.
- *kADC\_ThresholdCompareFlagOnChn9* Threshold comparison event on Channel 9.
- kADC\_ThresholdCompareFlagOnChn10 Threshold comparison event on Channel 10.
- kADC\_ThresholdCompareFlagOnChn11 Threshold comparison event on Channel 11.
- *kADC\_OverrunFlagForChn0* Mirror the OVERRUN status flag from the result register for ADC channel 0.
- **kADC\_OverrunFlagForChn1** Mirror the OVERRUN status flag from the result register for ADC channel 1.
- *kADC\_OverrunFlagForChn2* Mirror the OVERRUN status flag from the result register for ADC channel 2.
- *kADC\_OverrunFlagForChn3* Mirror the OVERRUN status flag from the result register for ADC channel 3.
- *kADC\_OverrunFlagForChn4* Mirror the OVERRUN status flag from the result register for ADC channel 4.
- *kADC\_OverrunFlagForChn5* Mirror the OVERRUN status flag from the result register for ADC channel 5.
- *kADC\_OverrunFlagForChn6* Mirror the OVERRUN status flag from the result register for ADC channel 6.
- *kADC\_OverrunFlagForChn7* Mirror the OVERRUN status flag from the result register for ADC channel 7.
- *kADC\_OverrunFlagForChn8* Mirror the OVERRUN status flag from the result register for ADC channel 8.
- *kADC\_OverrunFlagForChn9* Mirror the OVERRUN status flag from the result register for ADC channel 9.
- *kADC\_OverrunFlagForChn10* Mirror the OVERRUN status flag from the result register for ADC channel 10.
- *kADC\_OverrunFlagForChn11* Mirror the OVERRUN status flag from the result register for ADC channel 11.
- **kADC\_GlobalOverrunFlagForSeqA** Mirror the glabal OVERRUN status flag for conversion sequence A.
- **kADC\_GlobalOverrunFlagForSeqB** Mirror the global OVERRUN status flag for conversion sequence B.
- *kADC ConvSeqAInterruptFlag* Sequence A interrupt/DMA trigger.
- *kADC\_ConvSeqBInterruptFlag* Sequence B interrupt/DMA trigger.
- *kADC\_ThresholdCompareInterruptFlag* Threshold comparision interrupt flag.
- kADC\_OverrunInterruptFlag Overrun interrupt flag.

# 5.5.2 enum \_adc\_interrupt\_enable

#### Note

Not all the interrupt options are listed here

#### Enumerator

- *kADC\_ConvSeqAInterruptEnable* Enable interrupt upon completion of each individual conversion in sequence A, or entire sequence.
- *kADC\_ConvSeqBInterruptEnable* Enable interrupt upon completion of each individual conversion in sequence B, or entire sequence.
- *kADC\_OverrunInterruptEnable* Enable the detection of an overrun condition on any of the channel data registers will cause an overrun interrupt/DMA trigger.

## 5.5.3 enum adc\_clock\_mode\_t

#### Enumerator

- *kADC\_ClockSynchronousMode* The ADC clock would be derived from the system clock based on "clockDividerNumber".
- *kADC\_ClockAsynchronousMode* The ADC clock would be based on the SYSCON block's divider.

# 5.5.4 enum adc\_resolution\_t

#### Enumerator

*kADC Resolution6bit* 6-bit resolution.

*kADC\_Resolution8bit* 8-bit resolution.

kADC Resolution10bit 10-bit resolution.

*kADC Resolution12bit* 12-bit resolution.

# 5.5.5 enum adc\_trigger\_polarity\_t

### Enumerator

- *kADC\_TriggerPolarityNegativeEdge* A negative edge launches the conversion sequence on the trigger(s).
- **kADC\_TriggerPolarityPositiveEdge** A positive edge launches the conversion sequence on the trigger(s).

# 5.5.6 enum adc\_priority\_t

#### Enumerator

*kADC\_PriorityLow* This sequence would be preempted when another sequence is started. *kADC\_PriorityHigh* This sequence would preempt other sequence even when is is started.

## 5.5.7 enum adc\_seq\_interrupt\_mode\_t

#### Enumerator

*kADC\_InterruptForEachConversion* The sequence interrupt/DMA trigger will be set at the end of each individual ADC conversion inside this conversion sequence.

*kADC\_InterruptForEachSequence* The sequence interrupt/DMA trigger will be set when the entire set of this sequence conversions completes.

# 5.5.8 enum adc\_threshold\_compare\_status\_t

#### Enumerator

*kADC\_ThresholdCompareInRange* LOW threshold <= conversion value <= HIGH threshold.

**kADC** ThresholdCompareBelowRange conversion value < LOW threshold.

*kADC\_ThresholdCompareAboveRange* conversion value > HIGH threshold.

# 5.5.9 enum adc\_threshold\_crossing\_status\_t

## Enumerator

*kADC\_ThresholdCrossingNoDetected* No threshold Crossing detected.

kADC\_ThresholdCrossingDownward Downward Threshold Crossing detected.

kADC ThresholdCrossingUpward Upward Threshold Crossing Detected.

# 5.5.10 enum adc\_threshold\_interrupt\_mode\_t

#### Enumerator

*kADC\_ThresholdInterruptDisabled* Threshold comparison interrupt is disabled.

*kADC\_ThresholdInterruptOnOutside* Threshold comparison interrupt is enabled on outside threshold.

*kADC\_ThresholdInterruptOnCrossing* Threshold comparison interrupt is enabled on crossing threshold.

#### SDK API Reference Manual v2.0.0

- 5.6 Function Documentation
- 5.6.1 void ADC\_Init ( ADC\_Type \* base, const adc\_config\_t \* config\_)

#### **Parameters**

| base   | ADC peripheral base address.                             |  |
|--------|----------------------------------------------------------|--|
| config | Pointer to configuration structure, see to adc_config_t. |  |

# 5.6.2 void ADC\_Deinit ( ADC\_Type \* base )

#### **Parameters**

| base | ADC peripheral base address. |
|------|------------------------------|
|------|------------------------------|

# 5.6.3 void ADC\_GetDefaultConfig ( adc\_config\_t \* config )

This function initializes the initial configuration structure with an available settings. The default values are:

```
* config->clockMode = kADC_ClockSynchronousMode;
* config->clockDividerNumber = 0U;
* config->resolution = kADC_Resolution12bit;
* config->enableBypassCalibration = false;
* config->sampleTimeNumber = 0U;
```

#### **Parameters**

| config | Pointer to configuration structure. |
|--------|-------------------------------------|
|--------|-------------------------------------|

# 5.6.4 bool ADC\_DoSelfCalibration ( ADC\_Type \* base )

#### **Parameters**

| base | ADC peripheral base address. |
|------|------------------------------|
|------|------------------------------|

## Return values

25

| true  | Calibration succeed. |
|-------|----------------------|
| false | Calibration failed.  |

# 5.6.5 static void ADC\_EnableTemperatureSensor ( ADC\_Type \* base, bool enable ) [inline], [static]

When enabling the internal temperature sensor measurement, the channel 0 would be connected to internal sensor instead of external pin.

#### **Parameters**

| base   | ADC peripheral base address.           |
|--------|----------------------------------------|
| enable | Switcher to enable the feature or not. |

# 5.6.6 static void ADC\_EnableConvSeqA ( ADC\_Type \* base, bool enable ) [inline], [static]

In order to avoid spuriously triggering the sequence, the trigger to conversion sequence should be ready before the sequence is ready. when the sequence is disabled, the trigger would be ignored. Also, it is suggested to disable the sequence during changing the sequence's setting.

#### **Parameters**

| base   | ADC peripheral base address.           |
|--------|----------------------------------------|
| enable | Switcher to enable the feature or not. |

# 5.6.7 void ADC\_SetConvSeqAConfig ( ADC\_Type \* base, const adc\_conv\_seq\_config\_t \* config )

#### **Parameters**

| base   | ADC peripheral base address.                                      |
|--------|-------------------------------------------------------------------|
| config | Pointer to configuration structure, see to adc_conv_seq_config_t. |

# 5.6.8 static void ADC\_DoSoftwareTriggerConvSeqA ( ADC\_Type \* base ) [inline], [static]

#### **Parameters**

| base | ADC peripheral base address. |
|------|------------------------------|
|------|------------------------------|

# 5.6.9 static void ADC\_EnableConvSeqABurstMode ( ADC\_Type \* base, bool enable ) [inline], [static]

Enable the burst mode would cause the conversion sequence to be entinuously cycled through. Other triggers would be ignored while this mode is enabled. Repeated conversions could be halted by disabling this mode. And the sequence currently in process will be completed before enversions are terminated. Note that a new sequence could begin just before the burst mode is disabled.

#### **Parameters**

| base   | ADC peripheral base address.     |
|--------|----------------------------------|
| enable | Switcher to enable this feature. |

# 5.6.10 static void ADC\_SetConvSeqAHighPriority ( ADC\_Type \* base ) [inline], [static]

#### **Parameters**

| base | ADC peripheral bass address. |
|------|------------------------------|
|------|------------------------------|

# 5.6.11 static void ADC\_EnableConvSeqB ( ADC\_Type \* base, bool enable ) [inline], [static]

In order to avoid spuriously triggering the sequence, the trigger to conversion sequence should be ready before the sequence is ready. when the sequence is disabled, the trigger would be ignored. Also, it is suggested to disable the sequence during changing the sequence's setting.

#### **Parameters**

| base ADC peripheral base address. |
|-----------------------------------|
|-----------------------------------|

| enable | Switcher to enable the feature or not. |
|--------|----------------------------------------|
|--------|----------------------------------------|

# 5.6.12 void ADC\_SetConvSeqBConfig ( ADC\_Type \* base, const adc\_conv\_seq\_config\_t \* config )

#### **Parameters**

| base   | ADC peripheral base address.                                      |
|--------|-------------------------------------------------------------------|
| config | Pointer to configuration structure, see to adc_conv_seq_config_t. |

# 5.6.13 static void ADC\_DoSoftwareTriggerConvSeqB ( ADC\_Type \* base ) [inline], [static]

#### **Parameters**

# 5.6.14 static void ADC\_EnableConvSeqBBurstMode ( ADC\_Type \* base, bool enable ) [inline], [static]

Enable the burst mode would cause the conversion sequence to be continuously cycled through. Other triggers would be ignored while this mode is enabled. Repeated conversions could be halted by disabling this mode. And the sequence currently in process will be completed before conversions are terminated. Note that a new sequence could begin just before the burst mode is disabled.

#### **Parameters**

| base   | ADC peripheral base address.     |
|--------|----------------------------------|
| enable | Switcher to enable this feature. |

# 5.6.15 static void ADC\_SetConvSeqBHighPriority ( ADC\_Type \* base ) [inline], [static]

#### **Parameters**

| base | ADC peripheral bass address. |
|------|------------------------------|
|------|------------------------------|

# 5.6.16 bool ADC\_GetConvSeqAGlobalConversionResult ( ADC\_Type \* base, $adc\_result\_info\_t * info$ )

#### **Parameters**

| base | ADC peripheral base address.                                |
|------|-------------------------------------------------------------|
| info | Pointer to information structure, see to adc_result_info_t; |

#### Return values

| true  | The conversion result is ready.         |
|-------|-----------------------------------------|
| false | The conversion result is not ready yet. |

# $5.6.17 \quad bool \ ADC\_GetConvSeqBGlobalConversionResult \ ( \ ADC\_Type * \textit{base,} \\ adc\_result\_info\_t * \textit{info} \ )$

#### **Parameters**

| base | ADC peripheral base address.                                |
|------|-------------------------------------------------------------|
| info | Pointer to information structure, see to adc_result_info_t; |

### Return values

| true  | The conversion result is ready.         |
|-------|-----------------------------------------|
| false | The conversion result is not ready yet. |

# 5.6.18 bool ADC\_GetChannelConversionResult ( ADC\_Type \* base, uint32\_t channel, adc\_result\_info\_t \* info )

#### **Parameters**

| base    | ADC peripheral base address.                                |
|---------|-------------------------------------------------------------|
| channel | The indicated channel number.                               |
| info    | Pointer to information structure, see to adc_result_info_t; |

#### Return values

| true  | The conversion result is ready.         |
|-------|-----------------------------------------|
| false | The conversion result is not ready yet. |

# 5.6.19 static void ADC\_SetThresholdPair0 ( ADC\_Type \* base, uint32\_t lowValue, uint32\_t highValue ) [inline], [static]

#### Parameters

| base      | ADC peripheral base address. |
|-----------|------------------------------|
| lowValue  | LOW threshold value.         |
| highValue | HIGH threshold value.        |

# 5.6.20 static void ADC\_SetThresholdPair1 ( ADC\_Type \* base, uint32\_t lowValue, uint32\_t highValue ) [inline], [static]

#### Parameters

| base      | ADC peripheral base address.                              |
|-----------|-----------------------------------------------------------|
| lowValue  | LOW threshold value. The available value is with 12-bit.  |
| highValue | HIGH threshold value. The available value is with 12-bit. |

# 5.6.21 static void ADC\_SetChannelWithThresholdPair0 ( ADC\_Type \* base, uint32\_t channelMask ) [inline], [static]

#### **Parameters**

| base        | ADC peripheral base address. |
|-------------|------------------------------|
| channelMask | Indicated channels' mask.    |

# 5.6.22 static void ADC\_SetChannelWithThresholdPair1 ( ADC\_Type \* base, uint32\_t channelMask ) [inline], [static]

### Parameters

| base        | ADC peripheral base address. |
|-------------|------------------------------|
| channelMask | Indicated channels' mask.    |

# 5.6.23 static void ADC\_EnableInterrupts ( ADC\_Type \* base, uint32\_t mask ) [inline], [static]

#### **Parameters**

| base | ADC peripheral base address.                                                                    |
|------|-------------------------------------------------------------------------------------------------|
| mask | Mask of interrupt mask value for global block except each channal, see to _adcinterrupt_enable. |

# 5.6.24 static void ADC\_DisableInterrupts ( ADC\_Type \* base, uint32\_t mask ) [inline], [static]

#### **Parameters**

| base | ADC peripheral base address.                                                                    |
|------|-------------------------------------------------------------------------------------------------|
|      | Mask of interrupt mask value for global block except each channel, see to _adcinterrupt_enable. |

# 5.6.25 static void ADC\_EnableShresholdCompareInterrupt ( ADC\_Type \* base, uint32\_t channel, adc\_threshold\_interrupt\_mode\_t mode ) [inline], [static]

**SDK API Reference Manual v2.0.0** 

#### Parameters

| base    | ADC peripheral base address.                                                       |
|---------|------------------------------------------------------------------------------------|
| channel | Channel number.                                                                    |
| mode    | Interrupt mode for threshold compare event, see to adc_threshold_interrupt_mode_t. |

# 

#### **Parameters**

| base | ADC peripheral base address. |
|------|------------------------------|
|------|------------------------------|

#### Returns

Mask of status flags of module, see to \_adc\_status\_flags.

# 5.6.27 static void ADC\_ClearStatusFlags ( ADC\_Type \* base, uint32\_t mask ) [inline], [static]

## Parameters

| base | ADC peripheral base address.                              |
|------|-----------------------------------------------------------|
| mask | Mask of status flags of module, see to _adc_status_flags. |

# Chapter 6

# **CRC: Cyclic Redundancy Check Driver**

## 6.1 Overview

SDK provides the Peripheral driver for the Cyclic Redundancy Check (CRC) module of LPC devices.

The cyclic redundancy check (CRC) module generates 16/32-bit CRC code for error detection. The CRC module provides three variants of polynomials, a programmable seed and other parameters required to implement a 16-bit or 32-bit CRC standard.

# 6.2 CRC Driver Initialization and Configuration

CRC\_Init() function enables the clock for the CRC module in the LPC SYSCON block and fully (re-)configures the CRC module according to configuration structure. It also starts checksum computation by writing the seed.

The seed member of the configuration structure is the initial checksum for which new data can be added to. When starting new checksum computation, the seed shall be set to the initial checksum per the C-RC protocol specification. For continued checksum operation, the seed shall be set to the intermediate checksum value as obtained from previous calls to CRC\_GetConfig() function. After CRC\_Init(), one or multiple CRC\_WriteData() calls follow to update checksum with data, then CRC\_Get16bitResult() or CRC\_Get32bitResult() follows to read the result. CRC\_Init() can be called as many times as required, thus, allows for runtime changes of CRC protocol.

CRC\_GetDefaultConfig() function can be used to set the module configuration structure with parameters for CRC-16/CCITT-FALSE protocol.

CRC\_Deinit() function disables clock to the CRC module.

CRC\_Reset() performs hardware reset of the CRC module.

### 6.3 CRC Write Data

The CRC\_WriteData() function is used to add data to actual CRC. Internally it tries to use 32-bit reads and writes for all aligned data in the user buffer and it uses 8-bit reads and writes for all unaligned data in the user buffer. This function can update CRC with user supplied data chunks of arbitrary size, so one can update CRC byte by byte or with all bytes at once. Prior call of CRC configuration function CRC\_Init() fully specifies the CRC module configuration for CRC\_WriteData() call.

#### 6.4 CRC Get Checksum

The CRC\_Get16bitResult() or CRC\_Get32bitResult() function is used to read the CRC module checksum register. The bit reverse and 1's complement operations are already applied to the result if previously configured. Use CRC\_GetConfig() function to get the actual checksum without bit reverse and 1's complement applied so it can be used as seed when resuming calculation later.

## **CRC Driver Examples**

```
CRC_Init() / CRC_WriteData() / CRC_Get16bitResult() to get final checksum.
```

CRC\_Init() / CRC\_WriteData() / ... / CRC\_WriteData() / CRC\_Get16bitResult() to get final checksum.

CRC\_Init() / CRC\_WriteData() / CRC\_GetConfig() to get intermediate checksum to be used as seed value in future.

CRC\_Init() / CRC\_WriteData() / ... / CRC\_WriteData() / CRC\_GetConfig() to get intermediate checksum.

# 6.5 Comments about API usage in RTOS

If multiple RTOS tasks share the CRC module to compute checksums with different data and/or protocols, the following needs to be implemented by the user:

The triplets

```
CRC_Init() / CRC_WriteData() / CRC_Get16bitResult() or CRC_Get32bitResult() or CRC_GetConfig()
```

shall be protected by RTOS mutex to protect CRC module against concurrent accesses from different tasks. Example:

```
CRC_Module_RTOS_Mutex_Lock;
CRC_Init();
CRC_WriteData();
CRC_Get16bitResult();
CRC_Module_RTOS_Mutex_Unlock;
```

Alternatively, the context switch handler could read original configuration and restore it when switching back to original task/thread:

```
CRC_GetConfig(base, &originalConfig);
/* ... other task using CRC engine... */
CRC_Init(base, &originalConfig);
```

# 6.6 Comments about API usage in interrupt handler

All APIs can be used from interrupt handler although execution time shall be considered (interrupt latency of equal and lower priority interrupts increases). Protection against concurrent accesses from different interrupt handlers and/or tasks shall be assured by the user.

# 6.7 CRC Driver Examples

# 6.7.1 Simple examples

Simple example with default CRC-16/CCITT-FALSE protocol

```
crc_config_t config;
CRC_Type *base;
uint8_t data[] = {0x00, 0x01, 0x02, 0x03, 0x04};
uint16_t checksum;

base = CRC0;
CRC_GetDefaultConfig(base, &config); /* default gives CRC-16/CCITT-FALSE */
CRC_Init(base, &config);
CRC_WriteData(base, data, sizeof(data));
checksum = CRC_Get16bitResult(base);
CRC_Deinit(base);
```

## Simple example with CRC-32 protocol configuration

```
crc_config_t config;
uint32_t checksum;
config.polynomial = kCRC_Polynomial_CRC_32;
config.reverseIn = true;
config.complementIn = false;
config.reverseOut = true;
config.complementOut = true;
config.seed = 0xFFFFFFFF;
CRC_Init(base, &config);
/\star example: update by 1 byte at time \star/
while (dataSize)
   uint8_t c = GetCharacter();
   CRC_WriteData(base, &c, 1);
   dataSize--;
checksum = CRC_Get32bitResult(base);
CRC_Deinit(base);
```

## 6.7.2 Advanced examples

Per-partes data updates with context switch between. Assuming we have 3 tasks/threads, each using CRC module to compute checksums of different protocol, with context switches.

Firstly, we prepare 3 CRC configurations for 3 different protocols: CRC-16 (ARC), CRC-16/CCITT-FAL-SE and CRC-32. Table below lists the individual protocol specifications. See also: http://reveng.-sourceforge.net/crc-catalogue/

|                   | CRC-16/CCITT-FALSE | CRC-16  | CRC-32     |
|-------------------|--------------------|---------|------------|
| Width             | 16 bits            | 16 bits | 32 bits    |
| Polynomial        | 0x1021             | 0x8005  | 0x04C11DB7 |
| Initial seed      | 0xFFFF             | 0x0000  | 0xFFFFFFFF |
| Complement check- | No                 | No      | Yes        |
| sum               |                    |         |            |
| Reflect In        | No                 | Yes     | Yes        |
| Reflect Out       | No                 | Yes     | Yes        |

Corresponding functions to get configurations:

```
void GetConfigCrc16Ccitt(CRC_Type *base, crc_config_t *config)
{
    config->polynomial = kCRC_Polynomial_CRC_CCITT;
    config->reverseIn = false;
    config->complementIn = false;
    config->reverseOut = false;
    config->complementOut = false;
    config->seed = 0xFFFFU;
}
```

SDK API Reference Manual v2.0.0

## **CRC Driver Examples**

```
void GetConfigCrc16(CRC_Type *base, crc_config_t *config)
{
    config->polynomial = kCRC_Polynomial_CRC_16;
    config->reverseIn = true;
    config->complementIn = false;
    config->reverseOut = true;
    config->complementOut = false;
    config->seed = 0xOU;
}

void GetConfigCrc32(CRC_Type *base, crc_config_t *config)
{
    config->polynomial = kCRC_Polynomial_CRC_32;
    config->reverseIn = true;
    config->complementIn = false;
    config->reverseOut = true;
    config->complementOut = true;
    config->seed = 0xFFFFFFFFU;
}
```

### The following context switches show possible API usage:

```
uint16_t checksumCrc16;
uint32 t checksumCrc32:
uint16_t checksumCrc16Ccitt;
crc_config_t configCrc16;
crc_config_t configCrc32;
crc_config_t configCrc16Ccitt;
GetConfigCrc16(base, &configCrc16);
GetConfigCrc32(base, &configCrc32);
GetConfigCrc16Ccitt(base, &configCrc16Ccitt);
/* Task A bytes[0-3] */
CRC_Init(base, &configCrc16);
CRC_WriteData(base, &data[0], 4);
CRC_GetConfig(base, &configCrc16);
/* Task B bytes[0-3] */
CRC_Init(base, &configCrc16Ccitt);
CRC_WriteData(base, &data[0], 4);
CRC_GetConfig(base, &configCrc16Ccitt);
/* Task C 4 bytes[0-3] */
CRC_Init (base, &configCrc32);
CRC_WriteData(base, &data[0], 4);
CRC_GetConfig(base, &configCrc32);
/* Task B add final 5 bytes[4-8] */
CRC_Init(base, &configCrc16Ccitt);
CRC_WriteData(base, &data[4], 5);
checksumCrc16Ccitt = CRC_Get16bitResult(base);
/* Task C 3 bytes[4-6] */
CRC_Init(base, &configCrc32);
CRC_WriteData(base, &data[4], 3);
CRC_GetConfig(base, &configCrc32);
/* Task A 3 bytes[4-6] */
CRC_Init(base, &configCrc16);
CRC_WriteData(base, &data[4], 3);
CRC_GetConfig(base, &configCrc16);
/* Task C add final 2 bytes[7-8] */
```

**SDK API Reference Manual v2.0.0** 

```
CRC_Init(base, &configCrc32);
CRC_WriteData(base, &data[7], 2);
checksumCrc32 = CRC_Get32bitResult(base);

/* Task A add final 2 bytes[7-8] */
CRC_Init(base, &configCrc16);
CRC_WriteData(base, &data[7], 2);
checksumCrc16 = CRC_Get16bitResult(base);
```

### **Files**

• file fsl\_crc.h

# **Data Structures**

• struct crc\_config\_t

CRC protocol configuration. More...

### **Macros**

• #define CRC\_DRIVER\_USE\_CRC16\_CCITT\_FALSE\_AS\_DEFAULT 1 Default configuration structure filled by CRC\_GetDefaultConfig().

### **Enumerations**

```
    enum crc_polynomial_t {
        kCRC_Polynomial_CRC_CCITT = 0U,
        kCRC_Polynomial_CRC_16 = 1U,
        kCRC_Polynomial_CRC_32 = 2U }
        CRC polynomials to use.
```

#### **Functions**

```
• void CRC_Init (CRC_Type *base, const crc_config_t *config)

Enables and configures the CRC peripheral module.
```

• static void CRC\_Deinit (CRC\_Type \*base)

Disables the CRC peripheral module.

• void CRC\_Reset (CRC\_Type \*base)

resets CRC peripheral module.

void CRC\_GetDefaultConfig (crc\_config\_t \*config)

Loads default values to CRC protocol configuration structure.

• void CRC\_GetConfig (CRC\_Type \*base, crc\_config\_t \*config)

Loads actual values configured in CRC peripheral to CRC protocol configuration structure.

• void CRC\_WriteData (CRC\_Type \*base, const uint8\_t \*data, size\_t dataSize)

Writes data to the CRC module.

• static uint32\_t CRC\_Get32bitResult (CRC\_Type \*base)

Reads 32-bit checksum from the CRC module.

static uint16\_t CRC\_Get16bitResult (CRC\_Type \*base)

Reads 16-bit checksum from the CRC module.

#### **Macro Definition Documentation**

## **Driver version**

• #define FSL\_CRC\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) CRC driver version.

## 6.8 Data Structure Documentation

# 6.8.1 struct crc\_config\_t

This structure holds the configuration for the CRC protocol.

### **Data Fields**

• crc\_polynomial\_t polynomial

CRC polynomial.

bool reverseIn

Reverse bits on input.

• bool complementIn

Perform 1's complement on input.

bool reverseOut

Reverse bits on output.

bool complementOut

Perform 1's complement on output.

• uint32\_t seed

Starting checksum value.

#### 6.8.1.0.0.4 Field Documentation

```
6.8.1.0.0.4.1 crc_polynomial_t crc config t::polynomial
```

6.8.1.0.0.4.2 bool crc\_config\_t::reverseln

6.8.1.0.0.4.3 bool crc\_config\_t::complementIn

6.8.1.0.0.4.4 bool crc config t::reverseOut

6.8.1.0.0.4.5 bool crc\_config\_t::complementOut

6.8.1.0.0.4.6 uint32 t crc config t::seed

## 6.9 Macro Definition Documentation

## 6.9.1 #define FSL CRC DRIVER VERSION (MAKE\_VERSION(2, 0, 0))

Version 2.0.0.

Current version: 2.0.0

Change log:

• Version 2.0.0

- initial version

# 6.9.2 #define CRC DRIVER USE CRC16 CCITT FALSE AS DEFAULT 1

Uses CRC-16/CCITT-FALSE as default.

# 6.10 Enumeration Type Documentation

# 6.10.1 enum crc\_polynomial\_t

#### Enumerator

# 6.11 Function Documentation

## 6.11.1 void CRC Init ( CRC Type \* base, const crc\_config\_t \* config\_)

This functions enables the CRC peripheral clock in the LPC SYSCON block. It also configures the CRC engine and starts checksum computation by writing the seed.

#### **Parameters**

| base   | CRC peripheral address.             |
|--------|-------------------------------------|
| config | CRC module configuration structure. |

# 6.11.2 static void CRC\_Deinit ( CRC\_Type \* base ) [inline], [static]

This functions disables the CRC peripheral clock in the LPC SYSCON block.

#### **Parameters**

| base | CRC peripheral address. |
|------|-------------------------|
|------|-------------------------|

# 6.11.3 void CRC\_Reset ( CRC\_Type \* base )

#### **Parameters**

| base   CRC peripheral address, currently not used. |  |
|----------------------------------------------------|--|
|----------------------------------------------------|--|

# 6.11.4 void CRC\_GetDefaultConfig ( crc\_config\_t \* config )

Loads default values to CRC protocol configuration structure. The default values are:

```
* config->polynomial = kCRC_Polynomial_CRC_CCITT;
* config->reverseIn = false;
* config->complementIn = false;
* config->reverseOut = false;
* config->complementOut = false;
* config->seed = 0xFFFFU;
```

#### **Parameters**

| config | CRC protocol configuration structure |
|--------|--------------------------------------|
|--------|--------------------------------------|

# 6.11.5 void CRC\_GetConfig ( CRC\_Type \* base, crc\_config\_t \* config )

The values, including seed, can be used to resume CRC calculation later.

#### **Parameters**

| base   | CRC peripheral address.              |
|--------|--------------------------------------|
| config | CRC protocol configuration structure |

# 6.11.6 void CRC\_WriteData ( CRC\_Type \* base, const uint8\_t \* data, size\_t dataSize )

Writes input data buffer bytes to CRC data register.

### Parameters

| base | CRC peripheral address. |
|------|-------------------------|
|------|-------------------------|

| data     | Input data stream, MSByte in data[0].   |
|----------|-----------------------------------------|
| dataSize | Size of the input data buffer in bytes. |

## 6.11.7 static uint32\_t CRC\_Get32bitResult ( CRC\_Type \* base ) [inline], [static]

Reads CRC data register.

**Parameters** 

| base | CRC peripheral address. |
|------|-------------------------|
|------|-------------------------|

#### Returns

final 32-bit checksum, after configured bit reverse and complement operations.

## 6.11.8 static uint16 t CRC Get16bitResult ( CRC Type \* base ) [inline], [static]

Reads CRC data register.

**Parameters** 

| base | CRC peripheral address. |
|------|-------------------------|

#### Returns

final 16-bit checksum, after configured bit reverse and complement operations.

SDK API Reference Manual v2.0.0 **NXP Semiconductors** 41

## Chapter 7

**CTIMER:** Standard counter/timers

#### 7.1 Overview

The SDK provides a driver for the ctimer module of LPC devices.

## 7.2 Function groups

The ctimer driver supports the generation of PWM signals, input capture and setting up the timer match conditions.

#### 7.2.1 Initialization and deinitialization

The function CTIMER\_Init() initializes the ctimer with specified configurations. The function CTIMER\_GetDefaultConfig() gets the default configurations. The initialization function configures the counter/timer mode and input selection when running in counter mode.

The function CTIMER\_Deinit() stops the timer and turns off the module clock.

## 7.2.2 PWM Operations

The function CTIMER\_SetupPwm() sets up channels for PWM output. Each channel has its own duty cycle, however the same PWM period is applied to all channels requesting the PWM output. The signal duty cycle is provided as a percentage of the PWM period. Its value should be between 0 and 100 0=inactive signal(0% duty cycle) and 100=always active signal (100% duty cycle).

The function CTIMER\_UpdatePwmDutycycle() updates the PWM signal duty cycle of a particular channel.

## 7.2.3 Match Operation

The function CTIMER\_SetupMatch() sets up channels for match operation. Each channel is configured with a match value, if the counter should stop on match, if counter should reset on match and output pin action. The output signal can be cleared, set or toggled on match.

## 7.2.4 Input capture operations

The function CTIMER\_SetupCapture() sets up an channel for input capture. The user can specify the capture edge and if a interrupt should be generated when processing the input signal.

## Typical use case

## 7.3 Typical use case

## 7.3.1 Match example

Set up a match channel to toggle output when a match occurs.

```
int main (void)
    ctimer_config_t config;
   ctimer_match_config_t matchConfig;
    /* Init hardware*/
   BOARD_InitHardware();
    PRINTF("CTimer match example to toggle the output on a match\r\n");
    CTIMER_GetDefaultConfig(&config);
    CTIMER_Init(CTIMER, &config);
   matchConfig.enableCounterReset = true;
   matchConfig.enableCounterStop = false;
   matchConfig.matchValue = CLOCK_GetFreq(kCLOCK_BusClk) / 2;
   matchConfig.outControl = kCTIMER_Output_Toggle;
   matchConfig.outPinInitState = true;
   matchConfig.enableInterrupt = false;
   matchConfig.cb_func = NULL;
   CTIMER_SetupMatch(CTIMER, CTIMER_MAT_OUT, &matchConfig);
   CTIMER_StartTimer(CTIMER);
    while (1)
```

## 7.3.2 PWM output example

Set up a channel for PWM output.

```
int main(void)
{
    ctimer_config_t config;
    uint32_t srcClock_Hz;

    /* Init hardware*/
    BOARD_InitHardware();

    /* CTimer0 counter uses the AHB clock, some CTimer1 modules use the Aysnc clock */
    srcClock_Hz = CLOCK_GetFreq(kCLOCK_BusClk);

PRINTF("CTimer example to generate a PWM signal\r\n");

CTIMER_GetDefaultConfig(&config);

CTIMER_Init(CTIMER, &config);

CTIMER_SetupPwm(CTIMER, CTIMER_MAT_OUT, 20, 20000, srcClock_Hz, NULL);

CTIMER_StartTimer(CTIMER);

while (1)
    {
     }
}
```

## **Files**

• file fsl\_ctimer.h

## **Data Structures**

```
    struct ctimer_match_config_t
        Match configuration. More...
    struct ctimer_config_t
        Timer configuration structure. More...
```

enum ctimer\_capture\_channel\_t {

#### **Enumerations**

```
kCTIMER\_Capture\_0 = 0U,
 kCTIMER_Capture_1,
 kCTIMER_Capture_2,
 kCTIMER Capture 3 }
    List of Timer capture channels.
enum ctimer_capture_edge_t {
 kCTIMER_Capture_RiseEdge = 1U,
 kCTIMER Capture FallEdge = 2U,
 kCTIMER_Capture_BothEdge = 3U }
    List of capture edge options.
enum ctimer_match_t {
 kCTIMER\_Match\_0 = 0U,
 kCTIMER Match 1,
 kCTIMER_Match_2,
 kCTIMER Match 3 }
    List of Timer match registers.
enum ctimer_match_output_control_t {
 kCTIMER_Output_NoAction = 0U,
 kCTIMER_Output_Clear,
 kCTIMER Output Set,
 kCTIMER_Output_Toggle }
    List of output control options.
enum ctimer_timer_mode_t
    List of Timer modes.
enum ctimer_interrupt_enable_t {
 kCTIMER_Match0InterruptEnable = CTIMER_MCR_MR0I_MASK,
 kCTIMER_Match1InterruptEnable = CTIMER_MCR_MR1I_MASK,
 kCTIMER_Match2InterruptEnable = CTIMER_MCR_MR2I_MASK,
 kCTIMER Match3InterruptEnable = CTIMER MCR MR3I MASK,
 kCTIMER Capture0InterruptEnable = CTIMER CCR CAP0I MASK,
 kCTIMER_Capture1InterruptEnable = CTIMER_CCR_CAP1I_MASK,
 kCTIMER_Capture2InterruptEnable = CTIMER_CCR_CAP2I_MASK,
 kCTIMER_Capture3InterruptEnable = CTIMER_CCR_CAP3I_MASK }
    List of Timer interrupts.
```

SDK API Reference Manual v2.0.0

## Typical use case

```
    enum ctimer_status_flags_t {
        kCTIMER_Match0Flag = CTIMER_IR_MR0INT_MASK,
        kCTIMER_Match1Flag = CTIMER_IR_MR1INT_MASK,
        kCTIMER_Match2Flag = CTIMER_IR_MR2INT_MASK,
        kCTIMER_Match3Flag = CTIMER_IR_MR3INT_MASK,
        kCTIMER_Capture0Flag = CTIMER_IR_CR0INT_MASK,
        kCTIMER_Capture1Flag = CTIMER_IR_CR1INT_MASK,
        kCTIMER_Capture2Flag = CTIMER_IR_CR2INT_MASK,
        kCTIMER_Capture3Flag = CTIMER_IR_CR3INT_MASK }
        List of Timer flags.
    enum ctimer_callback_type_t {
        kCTIMER_SingleCallback,
        kCTIMER_MultipleCallback }
        Callback type when registering for a callback.
```

## **Functions**

void CTIMER\_SetupMatch (CTIMER\_Type \*base, ctimer\_match\_t matchChannel, const ctimer\_match\_config\_t \*config)

Setup the match register.

• void CTIMER\_SetupCapture (CTIMER\_Type \*base, ctimer\_capture\_channel\_t capture, ctimer\_capture\_edge\_t edge, bool enableInt)

Setup the capture.

• void CTIMER\_RegisterCallBack (CTIMER\_Type \*base, ctimer\_callback\_t \*cb\_func, ctimer\_callback\_type\_t cb\_type)

Register callback.

• static void CTIMER\_Reset (CTIMER\_Type \*base)

Reset the counter.

#### **Driver version**

• #define FSL\_CTIMER\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) *Version 2.0.0.* 

#### Initialization and deinitialization

- void CTIMER\_Init (CTIMER\_Type \*base, const ctimer\_config\_t \*config)
  - Ungates the clock and configures the peripheral for basic operation.
- void CTIMER Deinit (CTIMER Type \*base)

Gates the timer clock.

void CTIMER\_GetDefaultConfig (ctimer\_config\_t \*config)

Fills in the timers configuration structure with the default settings.

## **PWM** setup operations

• status\_t CTIMER\_SetupPwm (CTIMER\_Type \*base, ctimer\_match\_t matchChannel, uint8\_t duty-CyclePercent, uint32\_t pwmFreq\_Hz, uint32\_t srcClock\_Hz, bool enableInt)

Configures the PWM signal parameters.

#### **Data Structure Documentation**

47

• void CTIMER\_UpdatePwmDutycycle (CTIMER\_Type \*base, ctimer\_match\_t matchChannel, uint8\_t dutyCyclePercent)

Updates the duty cycle of an active PWM signal.

## **Interrupt Interface**

- static void CTIMER\_EnableInterrupts (CTIMER\_Type \*base, uint32\_t mask) Enables the selected Timer interrupts.
- static void CTIMER\_DisableInterrupts (CTIMER\_Type \*base, uint32\_t mask)

  Disables the selected Timer interrupts.
- static uint32\_t CTIMER\_GetEnabledInterrupts (CTIMER\_Type \*base) Gets the enabled Timer interrupts.

## **Status Interface**

- static uint32\_t CTIMER\_GetStatusFlags (CTIMER\_Type \*base)

  Gets the Timer status flags.
- static void CTIMER\_ClearStatusFlags (CTIMER\_Type \*base, uint32\_t mask) Clears the Timer status flags.

## Counter Start and Stop

- static void CTIMER\_StartTimer (CTIMER\_Type \*base)
  - Starts the Timer counter.
- static void CTIMER\_StopTimer (CTIMER\_Type \*base) Stops the Timer counter.

### 7.4 Data Structure Documentation

## 7.4.1 struct ctimer\_match\_config\_t

This structure holds the configuration settings for each match register.

#### **Data Fields**

- uint32 t matchValue
  - This is stored in the match register.
- bool enableCounterReset
  - true: Match will reset the counter false: Match will not reser the counter
- bool enableCounterStop
  - true: Match will stop the counter false: Match will not stop the counter
- ctimer\_match\_output\_control\_t outControl
  - Action to be taken on a match on the EM bit/output.
- bool outPinInitState
  - *Initial value of the EM bit/output.*
- bool enableInterrupt

true: Generate interrupt upon match false: Do not generate interrupt on match

NXP Semiconductors

#### SDK API Reference Manual v2.0.0

## 7.4.2 struct ctimer\_config\_t

This structure holds the configuration settings for the Timer peripheral. To initialize this structure to reasonable defaults, call the CTIMER\_GetDefaultConfig() function and pass a pointer to the configuration structure instance.

The configuration structure can be made constant so as to reside in flash.

### **Data Fields**

- ctimer\_timer\_mode\_t mode
  - Timer mode.
- ctimer\_capture\_channel\_t input

Input channel to increment the timer, used only in timer modes that rely on this input signal to increment TC.

• uint32\_t prescale

Prescale value.

## 7.5 Enumeration Type Documentation

## 7.5.1 enum ctimer\_capture\_channel\_t

#### Enumerator

```
    kCTIMER_Capture_0 Timer capture channel 0.
    kCTIMER_Capture_1 Timer capture channel 1.
    kCTIMER_Capture_2 Timer capture channel 2.
    kCTIMER_Capture_3 Timer capture channel 3.
```

## 7.5.2 enum ctimer\_capture\_edge\_t

#### Enumerator

```
kCTIMER_Capture_RiseEdge Capture on rising edge.kCTIMER_Capture_FallEdge Capture on falling edge.kCTIMER_Capture_BothEdge Capture on rising and falling edge.
```

## 7.5.3 enum ctimer\_match\_t

#### Enumerator

```
kCTIMER_Match_0 Timer match register 0.kCTIMER_Match_1 Timer match register 1.kCTIMER_Match_2 Timer match register 2.
```

#### SDK API Reference Manual v2.0.0

kCTIMER Match 3 Timer match register 3.

## 7.5.4 enum ctimer\_match\_output\_control\_t

#### Enumerator

kCTIMER\_Output\_NoAction No action is taken.kCTIMER\_Output\_Clear Clear the EM bit/output to 0.kCTIMER\_Output\_Set Set the EM bit/output to 1.kCTIMER\_Output\_Toggle Toggle the EM bit/output.

## 7.5.5 enum ctimer\_interrupt\_enable\_t

#### Enumerator

kCTIMER\_Match0InterruptEnable
 kCTIMER\_Match1InterruptEnable
 kCTIMER\_Match2InterruptEnable
 kCTIMER\_Match3InterruptEnable
 kCTIMER\_Capture0InterruptEnable
 kCTIMER\_Capture1InterruptEnable
 kCTIMER\_Capture2InterruptEnable
 Capture 1 interrupt.
 kCTIMER\_Capture3InterruptEnable
 Capture 2 interrupt.
 kCTIMER\_Capture3InterruptEnable
 Capture 3 interrupt.

## 7.5.6 enum ctimer\_status\_flags\_t

#### Enumerator

kCTIMER\_Match0Flag Match 0 interrupt flag.
kCTIMER\_Match1Flag Match 1 interrupt flag.
kCTIMER\_Match2Flag Match 2 interrupt flag.
kCTIMER\_Match3Flag Match 3 interrupt flag.
kCTIMER\_Capture0Flag Capture 0 interrupt flag.
kCTIMER\_Capture1Flag Capture 1 interrupt flag.
kCTIMER\_Capture2Flag Capture 2 interrupt flag.
kCTIMER\_Capture3Flag Capture 3 interrupt flag.

## 7.5.7 enum ctimer\_callback\_type\_t

When registering a callback an array of function pointers is passed the size could be 1 or 8, the callback type will tell that.

#### Enumerator

**kCTIMER\_SingleCallback** Single Callback type where there is only one callback for the timer. based on the status flags different channels needs to be handled differently

**kCTIMER\_MultipleCallback** Multiple Callback type where there can be 8 valid callbacks, one per channel. for both match/capture

### 7.6 Function Documentation

## 7.6.1 void CTIMER\_Init ( CTIMER\_Type \* base, const ctimer\_config\_t \* config )

Note

This API should be called at the beginning of the application before using the driver.

#### **Parameters**

| base   | Ctimer peripheral base address               |
|--------|----------------------------------------------|
| config | Pointer to the user configuration structure. |

## 7.6.2 void CTIMER\_Deinit ( CTIMER\_Type \* base )

#### **Parameters**

| base | Ctimer peripheral base address |
|------|--------------------------------|
|------|--------------------------------|

## 7.6.3 void CTIMER\_GetDefaultConfig ( $ctimer\_config\_t * config$ )

The default values are:

```
* config->mode = kCTIMER_TimerMode;
* config->input = kCTIMER_Capture_0;
* config->prescale = 0;
```

### **Parameters**

| config | Pointer to the user configuration structure. |
|--------|----------------------------------------------|
|--------|----------------------------------------------|

# 7.6.4 status\_t CTIMER\_SetupPwm ( CTIMER\_Type \* base, ctimer\_match\_t matchChannel, uint8\_t dutyCyclePercent, uint32\_t pwmFreq\_Hz, uint32\_t srcClock\_Hz, bool enableInt )

Enables PWM mode on the match channel passed in and will then setup the match value and other match parameters to generate a PWM signal. This function will assign match channel 3 to set the PWM cycle.

#### Note

When setting PWM output from multiple output pins, all should use the same PWM frequency

#### **Parameters**

| base                  | Ctimer peripheral base address                                                                                            |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------|
| matchChannel          | Match pin to be used to output the PWM signal                                                                             |
| dutyCycle-<br>Percent | PWM pulse width; the value should be between 0 to 100                                                                     |
| pwmFreq_Hz            | PWM signal frequency in Hz                                                                                                |
| srcClock_Hz           | Timer counter clock in Hz                                                                                                 |
| enableInt             | Enable interrupt when the timer value reaches the match value of the PWM pulse, if it is 0 then no interrupt is generated |

#### Returns

kStatus\_Success on success kStatus\_Fail If matchChannel passed in is 3; this channel is reserved to set the PWM cycle

## 7.6.5 void CTIMER\_UpdatePwmDutycycle ( CTIMER\_Type \* base, ctimer\_match\_t matchChannel, uint8\_t dutyCyclePercent )

#### **Parameters**

| base                  | Ctimer peripheral base address                            |
|-----------------------|-----------------------------------------------------------|
| matchChannel          | Match pin to be used to output the PWM signal             |
| dutyCycle-<br>Percent | New PWM pulse width; the value should be between 0 to 100 |

## 7.6.6 void CTIMER\_SetupMatch ( CTIMER\_Type \* base, ctimer\_match\_t matchChannel, const ctimer\_match\_config\_t \* config\_)

User configuration is used to setup the match value and action to be taken when a match occurs.

#### Parameters

| base         | Ctimer peripheral base address               |
|--------------|----------------------------------------------|
| matchChannel | Match register to configure                  |
| config       | Pointer to the match configuration structure |

# 7.6.7 void CTIMER\_SetupCapture ( CTIMER\_Type \* base, ctimer\_capture\_channel\_t capture, ctimer\_capture\_edge\_t edge, bool enableInt )

#### **Parameters**

| base      | Ctimer peripheral base address                                                                     |
|-----------|----------------------------------------------------------------------------------------------------|
| capture   | Capture channel to configure                                                                       |
| edge      | Edge on the channel that will trigger a capture                                                    |
| enableInt | Flag to enable channel interrupts, if enabled then the registered call back is called upon capture |

## 7.6.8 void CTIMER\_RegisterCallBack ( CTIMER\_Type \* base, ctimer\_callback\_t \* cb\_func, ctimer\_callback\_type\_t cb\_type )

53

#### **Parameters**

| base    | Ctimer peripheral base address               |
|---------|----------------------------------------------|
| cb_func | callback function                            |
| cb_type | callback function type, singular or multiple |

## 7.6.9 static void CTIMER\_EnableInterrupts ( CTIMER\_Type \* base, uint32\_t mask ) [inline], [static]

#### Parameters

| base | Ctimer peripheral base address                                                       |
|------|--------------------------------------------------------------------------------------|
| mask | The interrupts to enable. This is a logical OR of members of the enumeration ctimer- |
|      | _interrupt_enable_t                                                                  |

## 7.6.10 static void CTIMER\_DisableInterrupts ( CTIMER\_Type \* base, uint32\_t mask ) [inline], [static]

#### Parameters

| base | Ctimer peripheral base address                                                       |
|------|--------------------------------------------------------------------------------------|
|      | The interrupts to enable. This is a logical OR of members of the enumeration ctimer- |
|      | _interrupt_enable_t                                                                  |

## 7.6.11 static uint32\_t CTIMER\_GetEnabledInterrupts ( CTIMER\_Type \* base ) [inline], [static]

#### **Parameters**

| base | Ctimer peripheral base address |
|------|--------------------------------|
|      |                                |

#### Returns

The enabled interrupts. This is the logical OR of members of the enumeration ctimer\_interrupt\_enable\_t

NXP Semiconductors

#### SDK API Reference Manual v2.0.0

7.6.12 static uint32\_t CTIMER\_GetStatusFlags ( CTIMER\_Type \* base ) [inline], [static]

#### **Parameters**

| base | Ctimer peripheral base address |
|------|--------------------------------|
|------|--------------------------------|

#### Returns

The status flags. This is the logical OR of members of the enumeration ctimer\_status\_flags\_t

## 7.6.13 static void CTIMER\_ClearStatusFlags ( CTIMER\_Type \* base, uint32\_t mask ) [inline], [static]

#### **Parameters**

| base | Ctimer peripheral base address                                                                      |
|------|-----------------------------------------------------------------------------------------------------|
| mask | The status flags to clear. This is a logical OR of members of the enumeration ctimer_status_flags_t |

## 7.6.14 static void CTIMER\_StartTimer ( CTIMER\_Type \* base ) [inline], [static]

#### **Parameters**

| base | Ctimer peripheral base address |
|------|--------------------------------|

## 

#### **Parameters**

| base | Ctimer peripheral base address |
|------|--------------------------------|
|------|--------------------------------|

## 7.6.16 static void CTIMER\_Reset ( CTIMER\_Type \* base ) [inline], [static]

The timer counter and prescale counter are reset on the next positive edge of the APB clock.

## Parameters

base Ctimer peripheral base address

## Chapter 8 Common Driver

#### 8.1 Overview

The KSDK provides a driver for the common module of Kinetis and LPC devices.

#### **Macros**

- #define MAKE\_STATUS(group, code) ((((group)\*100) + (code)))
  - Construct a status code value from a group and code number.
- #define MAKE\_VERSION(major, minor, bugfix) (((major) << 16) | ((minor) << 8) | (bugfix)) Construct the version number for drivers.
- #define DEBUG\_CONSOLE\_DEVICE\_TYPE\_NONE 0U
  - No debug console.
- #define DEBUG\_CONSOLE\_DEVICE\_TYPE\_UART 1U
  - Debug console base on UART.
- #define DEBUG\_CONSOLE\_DEVICE\_TYPE\_LPUART 2U
  - Debug console base on LPUART.
- #define DEBUG\_CONSOLE\_DEVICE\_TYPE\_LPSCI 3U
  - Debug console base on LPSCI.
- #define DEBUG\_CONSOLE\_DEVICE\_TYPE\_USBCDC 4U
  - Debug console base on USBCDC.
- #define DEBUG CONSOLE DEVICE TYPE FLEXCOMM 5U
  - Debug console base on USBCDC.
- #define ARRAY\_SIZE(x) (sizeof(x) / sizeof((x)[0]))
  - Computes the number of elements in an array.
- #define ADC\_RSTS

## **Typedefs**

• typedef int32\_t status\_t

Type used for all status and error return values.

#### Overview

## **Enumerations**

```
• enum status groups {
 kStatusGroup_Generic = 0,
 kStatusGroup\_FLASH = 1,
 kStatusGroup_LPSPI = 4,
 kStatusGroup_FLEXIO_SPI = 5,
 kStatusGroup_DSPI = 6,
 kStatusGroup_FLEXIO_UART = 7,
 kStatusGroup_FLEXIO_I2C = 8,
 kStatusGroup_LPI2C = 9,
 kStatusGroup_UART = 10,
 kStatusGroup_I2C = 11,
 kStatusGroup LPSCI = 12,
 kStatusGroup_LPUART = 13,
 kStatusGroup_SPI = 14,
 kStatusGroup_XRDC = 15,
 kStatusGroup\_SEMA42 = 16,
 kStatusGroup_SDHC = 17,
 kStatusGroup_SDMMC = 18,
 kStatusGroup\_SAI = 19,
 kStatusGroup\ MCG = 20,
 kStatusGroup_SCG = 21,
 kStatusGroup_SDSPI = 22,
 kStatusGroup FLEXIO I2S = 23,
 kStatusGroup_FLASHIAP = 25,
 kStatusGroup_FLEXCOMM_I2C = 26,
 kStatusGroup_I2S = 27,
 kStatusGroup_SDRAMC = 35,
 kStatusGroup_POWER = 39,
 kStatusGroup_ENET = 40,
 kStatusGroup\_PHY = 41,
 kStatusGroup TRGMUX = 42,
 kStatusGroup_SMARTCARD = 43,
 kStatusGroup_LMEM = 44,
 kStatusGroup_QSPI = 45,
 kStatusGroup_DMA = 50,
 kStatusGroup\_EDMA = 51,
 kStatusGroup_DMAMGR = 52,
 kStatusGroup_FLEXCAN = 53,
 kStatusGroup LTC = 54,
 kStatusGroup_FLEXIO_CAMERA = 55,
 kStatusGroup_LPC_SPI = 56,
 kStatusGroup LPC USART = 57,
 kStatusGroup_DMIC = 58,
 kStatusGroup_SDIF = 59,
 kStatusGroup_SPIFI = 60,
                         SDK API Reference Manual v2.0.0
 kStatusGroup OTP = 61,
```

58 kStatusGroup\_MCAN = 62,

kStatusGroup\_NOTIFIER = 98,

kStatusGroup\_ApplicationRangeStart = 100 } Status group numbers.
• enum \_generic\_status

Generic status return codes.
• enum SYSCON\_RSTn\_t {

**SDK API Reference Manual v2.0.0** 

#### Overview

```
kFLASH RST SHIFT RSTn = 0 \mid 7U,
kFMC_RST_SHIFT_RSTn = 0 \mid 8U,
kEEPROM_RST_SHIFT_RSTn = 0 | 9U,
kSPIFI_RST_SHIFT_RSTn = 0 \mid 10U
kMUX_RST_SHIFT_RSTn = 0 \mid 11U,
kIOCON_RST_SHIFT_RSTn = 0 \mid 13U
kGPIOO_RST_SHIFT_RSTn = 0 \mid 14U
kGPIO1_RST_SHIFT_RSTn = 0 \mid 15U,
kGPIO2 RST SHIFT RSTn = 0 \mid 16U,
kGPIO3_RST_SHIFT_RSTn = 0 \mid 17U,
kPINT_RST_SHIFT_RSTn = 0 \mid 18U,
kGINT_RST_SHIFT_RSTn = 0 \mid 19U,
kDMA_RST_SHIFT_RSTn = 0 \mid 20U,
kCRC_RST_SHIFT_RSTn = 0 \mid 21U
kWWDT_RST_SHIFT_RSTn = 0 \mid 22U,
kADC0_RST_SHIFT_RSTn = 0 \mid 27U,
kMRT_RST_SHIFT_RSTn = 65536 \mid 0U
kSCT0_RST_SHIFT_RSTn = 65536 \mid 2U,
kMCAN0_RST_SHIFT_RSTn = 65536 \mid 7U
kMCAN1 RST SHIFT RSTn = 65536 | 8U,
kUTICK_RST_SHIFT_RSTn = 65536 \mid 10U,
kFC0_RST_SHIFT_RSTn = 65536 \mid 11U,
kFC1_RST_SHIFT_RSTn = 65536 \mid 12U,
kFC2_RST_SHIFT_RSTn = 65536 \mid 13U
kFC3_RST_SHIFT_RSTn = 65536 \mid 14U
kFC4_RST_SHIFT_RSTn = 65536 \mid 15U
kFC5_RST_SHIFT_RSTn = 65536 \mid 16U,
kFC6 RST SHIFT RSTn = 65536 | 17U,
kFC7_RST_SHIFT_RSTn = 65536 \mid 18U
kDMIC_RST_SHIFT_RSTn = 65536 \mid 19U
kCT32B2_RST_SHIFT_RSTn = 65536 | 22U,
kUSBOD_RST_SHIFT_RSTn = 65536 \mid 25U
kCT32B0_RST_SHIFT_RSTn = 65536 \mid 26U
kCT32B1_RST_SHIFT_RSTn = 65536 | 27U,
kLCD_RST_SHIFT_RSTn = 131072 \mid 2U
kSDIO_RST_SHIFT_RSTn = 131072 | 3U,
kUSB1H_RST_SHIFT_RSTn = 131072 \mid 4U
kUSB1D_RST_SHIFT_RSTn = 131072 \mid 5U,
kUSB1RAM_RST_SHIFT_RSTn = 131072 | 6U,
kEMC_RST_SHIFT_RSTn = 131072 \mid 7U
kETH_RST_SHIFT_RSTn = 131072 \mid 8U
kGPIO4_RST_SHIFT_RSTn = 131072 \mid 9U,
kGPIO5_RST_SHIFT_RSTn = 131072 | 10U,
kAES_RST_SHIFT_RSTn = 131072 \mid 11U
kOTP_RST_SHIFT_RSTn = 131072 | 12U,
kRNG_RST_SHIFT_RSTn = 131072 \mid 13U,
kFC8_RST_SHIFT_RSTn = SDKOXP1 Reference Manual v2.0.0
```

60 kFC9\_RST\_SHIFT\_RSTn = 131072 | 15U, kUSB0HMR\_RST\_SHIFT\_RSTn = 131072 | 16U,

#### kCT32B4\_RST\_SHIFT\_RSTn = 67108864 | 14U }

Enumeration for peripheral reset control bits.

### **Functions**

- static void EnableIRO (IROn Type interrupt)
  - Enable specific interrupt.
- static void DisableIRQ (IRQn\_Type interrupt)
  - Disable specific interrupt.
- static uint32\_t DisableGlobalIRQ (void)
  - Disable the global IRQ.
- static void EnableGlobalIRQ (uint32\_t primask)
  - Enaable the global IRQ.
- uint32\_t InstallIRQHandler (IRQn\_Type irq, uint32\_t irqHandler)
- install IRQ handlervoid EnableDeepSleepIRQ (IRQn\_Type interrupt)
  - *Enable specific interrupt for wake-up from deep-sleep mode.*
- void DisableDeepSleepIRQ (IRQn\_Type interrupt)
  - Disable specific interrupt for wake-up from deep-sleep mode.
- void RESET\_SetPeripheralReset (reset\_ip\_name\_t peripheral)
  - Assert reset to peripheral.
- void RESET ClearPeripheralReset (reset ip name t peripheral)
  - Clear reset to peripheral.
- void RESET\_PeripheralReset (reset\_ip\_name\_t peripheral)

Reset peripheral module.

#### Min/max macros

- #define MIN(a, b) ((a) < (b) ? (a) : (b))
- #define MAX(a, b) ((a) > (b) ? (a) : (b))

## UINT16 MAX/UINT32 MAX value

- #define **UINT16\_MAX** ((uint16\_t)-1)
- #define **UINT32\_MAX** ((uint32\_t)-1)

#### Timer utilities

- #define USEC\_TO\_COUNT(us, clockFreqInHz) (uint64\_t)((uint64\_t)us \* clockFreqInHz / 1000000U)
  - Macro to convert a microsecond period to raw count value.
- #define COUNT\_TO\_USEC(count, clockFreqInHz) (uint64\_t)((uint64\_t)count \* 1000000U / clockFreqInHz)
  - Macro to convert a raw count value to microsecond.
- #define MSEC\_TO\_COUNT(ms, clockFreqInHz) (uint64\_t)((uint64\_t)ms \* clockFreqInHz / 1000-U)
  - Macro to convert a millisecond period to raw count value.
- #define COUNT\_TO\_MSEC(count, clockFreqInHz) (uint64\_t)((uint64\_t)count \* 1000U / clock-FreqInHz)

Macro to convert a raw count value to millisecond.

SDK API Reference Manual v2.0.0

- 8.2 Macro Definition Documentation
- 8.2.1 #define MAKE\_STATUS( *group*, *code* ) ((((group)\*100) + (code)))
- 8.2.2 #define MAKE\_VERSION( major, minor, bugfix ) (((major) << 16) | ((minor) << 8) | (bugfix))
- 8.2.3 #define DEBUG\_CONSOLE\_DEVICE\_TYPE\_NONE 0U
- 8.2.4 #define DEBUG CONSOLE DEVICE TYPE UART 1U
- 8.2.5 #define DEBUG CONSOLE DEVICE TYPE LPUART 2U
- 8.2.6 #define DEBUG CONSOLE DEVICE TYPE LPSCI 3U
- 8.2.7 #define DEBUG CONSOLE DEVICE TYPE USBCDC 4U
- 8.2.8 #define DEBUG CONSOLE DEVICE TYPE FLEXCOMM 5U
- 8.2.9 #define ARRAY SIZE( x ) (sizeof(x) / sizeof((x)[0]))
- 8.2.10 #define ADC\_RSTS

Value:

```
{
     kADCO_RST_SHIFT_RSTn \
} /* Reset bits for ADC peripheral */
```

Array initializers with peripheral reset bits

- 8.3 Typedef Documentation
- 8.3.1 typedef int32\_t status\_t
- 8.4 Enumeration Type Documentation
- 8.4.1 enum \_status\_groups

Enumerator

```
kStatusGroup_Generic Group number for generic status codes. kStatusGroup_FLASH Group number for FLASH status codes.
```

kStatusGroup\_LPSPI Group number for LPSPI status codes.

kStatusGroup\_FLEXIO\_SPI Group number for FLEXIO SPI status codes.

kStatusGroup\_DSPI Group number for DSPI status codes.

kStatusGroup\_FLEXIO\_UART Group number for FLEXIO UART status codes.

kStatusGroup\_FLEXIO\_I2C Group number for FLEXIO I2C status codes.

kStatusGroup\_LPI2C Group number for LPI2C status codes.

kStatusGroup\_UART Group number for UART status codes.

kStatusGroup\_I2C Group number for UART status codes.

kStatusGroup LPSCI Group number for LPSCI status codes.

kStatusGroup\_LPUART Group number for LPUART status codes.

kStatusGroup\_SPI Group number for SPI status code.

kStatusGroup\_XRDC Group number for XRDC status code.

kStatusGroup\_SEMA42 Group number for SEMA42 status code.

kStatusGroup\_SDHC Group number for SDHC status code.

kStatusGroup\_SDMMC Group number for SDMMC status code.

kStatusGroup\_SAI Group number for SAI status code.

**kStatusGroup\_MCG** Group number for MCG status codes.

**kStatusGroup\_SCG** Group number for SCG status codes.

kStatusGroup\_SDSPI Group number for SDSPI status codes.

kStatusGroup FLEXIO 12S Group number for FLEXIO 12S status codes.

kStatusGroup\_FLASHIAP Group number for FLASHIAP status codes.

kStatusGroup FLEXCOMM I2C Group number for FLEXCOMM I2C status codes.

kStatusGroup\_I2S Group number for I2S status codes.

kStatusGroup SDRAMC Group number for SDRAMC status codes.

kStatusGroup POWER Group number for POWER status codes.

**kStatusGroup\_ENET** Group number for ENET status codes.

**kStatusGroup\_PHY** Group number for PHY status codes.

kStatusGroup TRGMUX Group number for TRGMUX status codes.

**kStatusGroup SMARTCARD** Group number for SMARTCARD status codes.

kStatusGroup\_LMEM Group number for LMEM status codes.

kStatusGroup\_QSPI Group number for QSPI status codes.

kStatusGroup\_DMA Group number for DMA status codes.

kStatusGroup EDMA Group number for EDMA status codes.

**kStatusGroup\_DMAMGR** Group number for DMAMGR status codes.

**kStatusGroup\_FLEXCAN** Group number for FlexCAN status codes.

*kStatusGroup\_LTC* Group number for LTC status codes.

kStatusGroup\_FLEXIO\_CAMERA Group number for FLEXIO CAMERA status codes.

kStatusGroup\_LPC\_SPI Group number for LPC\_SPI status codes.

kStatusGroup\_LPC\_USART Group number for LPC\_USART status codes.

**kStatusGroup\_DMIC** Group number for DMIC status codes.

kStatusGroup\_SDIF Group number for SDIF status codes.

kStatusGroup\_SPIFI Group number for SPIFI status codes.

**kStatusGroup OTP** Group number for OTP status codes.

**kStatusGroup\_MCAN** Group number for MCAN status codes.

**kStatusGroup\_NOTIFIER** Group number for NOTIFIER status codes.

SDK API Reference Manual v2.0.0

*kStatusGroup\_DebugConsole* Group number for debug console status codes. *kStatusGroup\_ApplicationRangeStart* Starting number for application groups.

## 8.4.2 enum \_generic\_status

## 8.4.3 enum SYSCON\_RSTn\_t

Defines the enumeration for peripheral reset control bits in PRESETCTRL/ASYNCPRESETCTRL registers

#### Enumerator

```
kFLASH RST SHIFT RSTn Flash controller reset control
kFMC_RST_SHIFT_RSTn Flash accelerator reset control
kEEPROM_RST_SHIFT_RSTn EEPROM reset control
kSPIFI RST SHIFT RSTn SPIFI reset control
kMUX RST SHIFT RSTn Input mux reset control
kIOCON_RST_SHIFT_RSTn IOCON reset control
kGPIOO_RST_SHIFT_RSTn GPIO0 reset control
kGPIO1_RST_SHIFT_RSTn GPIO1 reset control
kGPIO2_RST_SHIFT_RSTn GPIO2 reset control
kGPIO3 RST SHIFT RSTn GPIO3 reset control
kPINT_RST_SHIFT_RSTn Pin interrupt (PINT) reset control
kGINT RST SHIFT RSTn Grouped interrupt (PINT) reset control.
kDMA RST SHIFT RSTn DMA reset control
kCRC_RST_SHIFT_RSTn CRC reset control
kWWDT_RST_SHIFT_RSTn Watchdog timer reset control
kADCO RST SHIFT RSTn ADCO reset control
kMRT_RST_SHIFT_RSTn Multi-rate timer (MRT) reset control
kSCT0 RST SHIFT RSTn SCTimer/PWM 0 (SCT0) reset control
kMCAN0_RST_SHIFT_RSTn MCAN0 reset control
kMCAN1 RST SHIFT RSTn MCAN1 reset control
kUTICK_RST_SHIFT_RSTn Micro-tick timer reset control
kFC0_RST_SHIFT_RSTn Flexcomm Interface 0 reset control
kFC1_RST_SHIFT_RSTn Flexcomm Interface 1 reset control
kFC2 RST SHIFT RSTn Flexcomm Interface 2 reset control
kFC3_RST_SHIFT_RSTn Flexcomm Interface 3 reset control
kFC4 RST SHIFT RSTn Flexcomm Interface 4 reset control
kFC5 RST SHIFT RSTn Flexcomm Interface 5 reset control
kFC6_RST_SHIFT_RSTn Flexcomm Interface 6 reset control
kFC7 RST SHIFT RSTn Flexcomm Interface 7 reset control
kDMIC_RST_SHIFT_RSTn Digital microphone interface reset control
kCT32B2 RST SHIFT RSTn CT32B2 reset control
```

**kUSB0D RST SHIFT RSTn** USB0D reset control kCT32B0\_RST\_SHIFT\_RSTn CT32B0 reset control kCT32B1 RST SHIFT RSTn CT32B1 reset control *kLCD\_RST\_SHIFT\_RSTn* LCD reset control kSDIO RST SHIFT RSTn SDIO reset control kUSB1H RST SHIFT RSTn USB1H reset control kUSB1D\_RST\_SHIFT\_RSTn USB1D reset control kUSB1RAM\_RST\_SHIFT\_RSTn USB1RAM reset control kEMC RST SHIFT RSTn EMC reset control *kETH\_RST\_SHIFT\_RSTn* ETH reset control kGPIO4\_RST\_SHIFT\_RSTn GPIO4 reset control kGPIO5 RST SHIFT RSTn GPIO5 reset control kAES\_RST\_SHIFT\_RSTn AES reset control kOTP RST SHIFT RSTn OTP reset control kRNG\_RST\_SHIFT\_RSTn RNG reset control kFC8 RST SHIFT RSTn Flexcomm Interface 8 reset control **kFC9 RST SHIFT RSTn** Flexcomm Interface 9 reset control kUSB0HMR\_RST\_SHIFT\_RSTn USB0HMR reset control kUSB0HSL\_RST\_SHIFT\_RSTn USB0HSL reset control kSHA RST SHIFT RSTn SHA reset control **kSC0\_RST\_SHIFT\_RSTn** SC0 reset control kSC1 RST SHIFT RSTn SC1 reset control kCT32B3\_RST\_SHIFT\_RSTn CT32B3 reset control kCT32B4 RST SHIFT RSTn CT32B4 reset control

#### 8.5 **Function Documentation**

#### 8.5.1 static void EnableIRQ ( IRQn Type interrupt ) [inline], [static]

Enable the interrupt not routed from intmux.

**Parameters** 

interrupt The IRQ number.

## 8.5.2 static void Disable RQ (IRQn Type interrupt) [inline], [static]

Disable the interrupt not routed from intmux.

SDK API Reference Manual v2.0.0 **NXP Semiconductors** 65

#### **Parameters**

| interrupt | The IRQ number. |
|-----------|-----------------|
|-----------|-----------------|

## 8.5.3 static uint32\_t DisableGlobalIRQ (void ) [inline], [static]

Disable the global interrupt and return the current primask register. User is required to provided the primask register for the EnableGlobalIRQ().

#### Returns

Current primask value.

## 8.5.4 static void EnableGlobalIRQ (uint32 t primask) [inline], [static]

Set the primask register with the provided primask value but not just enable the primask. The idea is for the convinience of integration of RTOS. some RTOS get its own management mechanism of primask. User is required to use the EnableGlobalIRQ() and DisableGlobalIRQ() in pair.

#### **Parameters**

| ſ |         |                                                                                        |
|---|---------|----------------------------------------------------------------------------------------|
|   | primask | value of primask register to be restored. The primask value is supposed to be provided |
|   |         | by the DisableGlobalIRQ().                                                             |

## 8.5.5 uint32\_t InstallIRQHandler(IRQn\_Type *irq,* uint32\_t *irqHandler*)

#### **Parameters**

| irq        | IRQ number          |
|------------|---------------------|
| irqHandler | IRQ handler address |

### Returns

The old IRQ handler address

## 8.5.6 void EnableDeepSleepIRQ ( IRQn\_Type interrupt )

Enable the interrupt for wake-up from deep sleep mode. Some interrupts are typically used in sleep mode only and will not occur during deep-sleep mode because relevant clocks are stopped. However, it is

67

possible to enable those clocks (significantly increasing power consumption in the reduced power mode), making these wake-ups possible.

Note

This function also enables the interrupt in the NVIC (EnableIRQ() is called internally).

#### **Parameters**

|                | The IRO number. |
|----------------|-----------------|
| interrupt      | The IRO number. |
| in the interpr | The five homeen |
| · ·            |                 |

## 8.5.7 void DisableDeepSleepIRQ ( IRQn\_Type interrupt )

Disable the interrupt for wake-up from deep sleep mode. Some interrupts are typically used in sleep mode only and will not occur during deep-sleep mode because relevant clocks are stopped. However, it is possible to enable those clocks (significantly increasing power consumption in the reduced power mode), making these wake-ups possible.

Note

This function also disables the interrupt in the NVIC (DisableIRQ() is called internally).

#### **Parameters**

| interrupt | The IRQ number. |
|-----------|-----------------|

## 8.5.8 void RESET\_SetPeripheralReset ( reset\_ip\_name\_t peripheral )

Asserts reset signal to specified peripheral module.

#### **Parameters**

| peripheral | Assert reset to this peripheral. The enum argument contains encoding of reset register |
|------------|----------------------------------------------------------------------------------------|
|            | and reset bit position in the reset register.                                          |

## 8.5.9 void RESET\_ClearPeripheralReset ( reset\_ip\_name\_t peripheral )

Clears reset signal to specified peripheral module, allows it to operate.

#### SDK API Reference Manual v2.0.0

## Parameters

| peripheral | Clear reset to this peripheral. The enum argument contains encoding of reset register |  |
|------------|---------------------------------------------------------------------------------------|--|
|            | and reset bit position in the reset register.                                         |  |

## 8.5.10 void RESET\_PeripheralReset ( reset\_ip\_name\_t peripheral )

Reset peripheral module.

### Parameters

| peripheral | Peripheral to reset. The enum argument contains encoding of reset register and rese |  |
|------------|-------------------------------------------------------------------------------------|--|
|            | bit position in the reset register.                                                 |  |

## **Chapter 9 Debug Console**

## 9.1 Overview

This part describes the programming interface of the debug console driver. The debug console enables debug log messages to be output via the specified peripheral with frequency of the peripheral source clock and base address at the specified baud rate. Additionally, it provides input and output functions to scan and print formatted data.

## 9.2 Function groups

#### 9.2.1 Initialization

To initialize the debug console, call the DbgConsole\_Init() function with these parameters. This function automatically enables the module and the clock.

Selects the supported debug console hardware device type, such as

```
DEBUG_CONSOLE_DEVICE_TYPE_NONE
DEBUG_CONSOLE_DEVICE_TYPE_LPSCI
DEBUG_CONSOLE_DEVICE_TYPE_UART
DEBUG_CONSOLE_DEVICE_TYPE_LPUART
DEBUG_CONSOLE_DEVICE_TYPE_USBCDC
```

After the initialization is successful, stdout and stdin are connected to the selected peripheral. The debug console state is stored in the debug\_console\_state\_t structure, such as shown here.

## **Function groups**

This example shows how to call the DbgConsole\_Init() given the user configuration structure.

## 9.2.2 Advanced Feature

The debug console provides input and output functions to scan and print formatted data.

• Support a format specifier for PRINTF following this prototype " %[flags][width][.precision][length]specifier", which is explained below

| flags   | Description                                                                                                                                                                                                                                                                                                                                                                             |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -       | Left-justified within the given field width. Right-justified is the default.                                                                                                                                                                                                                                                                                                            |
| +       | Forces to precede the result with a plus or minus sign (+ or -) even for positive numbers. By default, only negative numbers are preceded with a - sign.                                                                                                                                                                                                                                |
| (space) | If no sign is written, a blank space is inserted before the value.                                                                                                                                                                                                                                                                                                                      |
| #       | Used with o, x, or X specifiers the value is preceded with 0, 0x, or 0X respectively for values other than zero. Used with e, E and f, it forces the written output to contain a decimal point even if no digits would follow. By default, if no digits follow, no decimal point is written. Used with g or G the result is the same as with e or E but trailing zeros are not removed. |
| 0       | Left-pads the number with zeroes (0) instead of spaces, where padding is specified (see width subspecifier).                                                                                                                                                                                                                                                                            |

| Width    | Description                                                                                                                                                                                                     |  |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| (number) | A minimum number of characters to be printed. If<br>the value to be printed is shorter than this number,<br>the result is padded with blank spaces. The value<br>is not truncated even if the result is larger. |  |
| *        | The width is not specified in the format string, but as an additional integer value argument preceding the argument that has to be formatted.                                                                   |  |

SDK API Reference Manual v2.0.0

| .precision | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| .number    | For integer specifiers (d, i, o, u, x, X) precision specifies the minimum number of digits to be written. If the value to be written is shorter than this number, the result is padded with leading zeros. The value is not truncated even if the result is longer. A precision of 0 means that no character is written for the value 0. For e, E, and f specifiers this is the number of digits to be printed after the decimal point. For g and G specifiers This is the maximum number of significant digits to be printed. For s this is the maximum number of characters to be printed. By default, all characters are printed until the ending null character is encountered. For c type it has no effect. When no precision is specified, the default is 1. If the period is specified without an explicit value for precision, 0 is assumed. |
| .*         | The precision is not specified in the format string, but as an additional integer value argument preceding the argument that has to be formatted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

| length   | Description    |  |  |
|----------|----------------|--|--|
| Do not s | Do not support |  |  |

| specifier | Description                                  |
|-----------|----------------------------------------------|
| d or i    | Signed decimal integer                       |
| f         | Decimal floating point                       |
| F         | Decimal floating point capital letters       |
| X         | Unsigned hexadecimal integer                 |
| X         | Unsigned hexadecimal integer capital letters |
| 0         | Signed octal                                 |
| b         | Binary value                                 |
| p         | Pointer address                              |
| u         | Unsigned decimal integer                     |
| С         | Character                                    |
| s         | String of characters                         |
| n         | Nothing printed                              |

SDK API Reference Manual v2.0.0

## **Function groups**

• Support a format specifier for SCANF following this prototype " %[\*][width][length]specifier", which is explained below

\* Description

An optional starting asterisk indicates that the data is to be read from the stream but ignored. In other words, it is not stored in the corresponding argument.

| width                                                                                        | Description |  |
|----------------------------------------------------------------------------------------------|-------------|--|
| This specifies the maximum number of characters to be read in the current reading operation. |             |  |

| length      | Description                                                                                                                                                                                             |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| hh          | The argument is interpreted as a signed character or unsigned character (only applies to integer specifiers: i, d, o, u, x, and X).                                                                     |
| h           | The argument is interpreted as a short integer or unsigned short integer (only applies to integer specifiers: i, d, o, u, x, and X).                                                                    |
| 1           | The argument is interpreted as a long integer or unsigned long integer for integer specifiers (i, d, o, u, x, and X) and as a wide character or wide character string for specifiers c and s.           |
| 11          | The argument is interpreted as a long long integer or unsigned long long integer for integer specifiers (i, d, o, u, x, and X) and as a wide character or wide character string for specifiers c and s. |
| L           | The argument is interpreted as a long double (only applies to floating point specifiers: e, E, f, g, and G).                                                                                            |
| j or z or t | Not supported                                                                                                                                                                                           |

| specifier | Qualifying Input                                                                                                                                                                                                                                 | Type of argument |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| С         | Single character: Reads the next character. If a width different from 1 is specified, the function reads width characters and stores them in the successive locations of the array passed as argument. No null character is appended at the end. | char *           |

## SDK API Reference Manual v2.0.0

| specifier              | Qualifying Input                                                                                                                                                                                                            | Type of argument |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| i                      | Integer: : Number optionally preceded with a + or - sign                                                                                                                                                                    | int *            |
| d                      | Decimal integer: Number optionally preceded with a + or - sign                                                                                                                                                              | int *            |
| a, A, e, E, f, F, g, G | Floating point: Decimal number containing a decimal point, optionally preceded by a + or - sign and optionally followed by the e or E character and a decimal number. Two examples of valid entries are -732.103 and 7.12e4 | float *          |
| 0                      | Octal Integer:                                                                                                                                                                                                              | int *            |
| s                      | String of characters. This reads subsequent characters until a white space is found (white space characters are considered to be blank, newline, and tab).                                                                  | char *           |
| u                      | Unsigned decimal integer.                                                                                                                                                                                                   | unsigned int *   |

The debug console has its own printf/scanf/putchar/getchar functions which are defined in the header file.

```
int DbgConsole_Printf(const char *fmt_s, ...);
int DbgConsole_Putchar(int ch);
int DbgConsole_Scanf(const char *fmt_ptr, ...);
int DbgConsole_Getchar(void);
```

This utility supports selecting toolchain's printf/scanf or the KSDK printf/scanf.

```
#if SDK_DEBUGCONSOLE
                      /* Select printf, scanf, putchar, getchar of SDK version. */
#define PRINTF
                           DbgConsole_Printf
                             DbgConsole_Scanf
#define SCANF
#define PUTCHAR
                             DbgConsole_Putchar
#define GETCHAR
                             DbgConsole_Getchar
#else
                     /* Select printf, scanf, putchar, getchar of toolchain. */
#define PRINTF
                           printf
#define SCANF
                             scanf
#define PUTCHAR
                             putchar
#define GETCHAR
                             getchar
#endif /* SDK_DEBUGCONSOLE */
```

## 9.3 Typical use case

## Some examples use the PUTCHAR & GETCHAR function

```
ch = GETCHAR();
PUTCHAR(ch);
```

SDK API Reference Manual v2.0.0

## Typical use case

## Some examples use the PRINTF function

Statement prints the string format.

```
PRINTF("%s %s\r\n", "Hello", "world!");
```

Statement prints the hexadecimal format/

```
PRINTF("0x%02X hexadecimal number equivalents 255", 255);
```

Statement prints the decimal floating point and unsigned decimal.

```
PRINTF("Execution timer: %s\n\rTime: %u ticks %2.5f milliseconds\n\rDONE\n\r", "1 day", 86400, 86.4);
```

## Some examples use the SCANF function

```
PRINTF("Enter a decimal number: ");
SCANF("%d", &i);
PRINTF("\r\nYou have entered %d.\r\n", i, i);
PRINTF("Enter a hexadecimal number: ");
SCANF("%x", &i);
PRINTF("\r\nYou have entered 0x%X (%d).\r\n", i, i);
```

## Print out failure messages using KSDK \_\_assert\_func:

#### Note:

To use 'printf' and 'scanf' for GNUC Base, add file 'fsl\_sbrk.c' in path: ..\{package}\devices\{subset}\utilities\fsl\_sbrk.c to your project.

#### **Modules**

Semihosting

## 9.4 Semihosting

Semihosting is a mechanism for ARM targets to communicate input/output requests from application code to a host computer running a debugger. This mechanism can be used, for example, to enable functions in the C library, such as printf() and scanf(), to use the screen and keyboard of the host rather than having a screen and keyboard on the target system.

## 9.4.1 Guide Semihosting for IAR

NOTE: After the setting both "printf" and "scanf" are available for debugging.

## Step 1: Setting up the environment

- 1. To set debugger options, choose Project>Options. In the Debugger category, click the Setup tab.
- 2. Select Run to main and click OK. This ensures that the debug session starts by running the main function.
- 3. The project is now ready to be built.

## Step 2: Building the project

- 1. Compile and link the project by choosing Project>Make or F7.
- 2. Alternatively, click the Make button on the tool bar. The Make command compiles and links those files that have been modified.

#### Step 3: Starting semihosting

- 1. Choose "Semihosting\_IAR" project -> "Options" -> "Debugger" -> "J-Link/J-Trace".
- 2. Choose tab "J-Link/J-Trace" -> "Connection" tab -> "SWD".
- 3. Start the project by choosing Project>Download and Debug.
- 4. Choose View>Terminal I/O to display the output from the I/O operations.

## 9.4.2 Guide Semihosting for Keil µVision

**NOTE:** Keil supports Semihosting only for Cortex-M3/Cortex-M4 cores.

#### Step 1: Prepare code

Remove function fputc and fgetc is used to support KEIL in "fsl\_debug\_console.c" and add the following code to project.

#### **SDK API Reference Manual v2.0.0**

## **Semihosting**

```
struct __FILE
   int handle;
FILE __stdout;
FILE __stdin;
int fputc(int ch, FILE *f)
    return (ITM_SendChar(ch));
int fgetc(FILE *f)
{ /* blocking */
   while (ITM_CheckChar() != 1)
    return (ITM_ReceiveChar());
int ferror(FILE *f)
    /* Your implementation of ferror */
    return EOF;
void _ttywrch(int ch)
    ITM_SendChar(ch);
void _sys_exit(int return_code)
label:
   goto label; /* endless loop */
```

## Step 2: Setting up the environment

- 1. In menu bar, choose Project>Options for target or using Alt+F7 or click.
- 2. Select "Target" tab and not select "Use MicroLIB".
- 3. Select "Debug" tab, select "J-Link/J-Trace Cortex" and click "Setting button".
- 4. Select "Debug" tab and choose Port:SW, then select "Trace" tab, choose "Enable" and click OK.

## Step 3: Building the project

1. Compile and link the project by choosing Project>Build Target or using F7.

## Step 4: Building the project

- 1. Choose "Debug" on menu bar or Ctrl F5.
- 2. In menu bar, choose "Serial Window" and click to "Debug (printf) Viewer".
- 3. Run line by line to see result in Console Window.

## 9.4.3 Guide Semihosting for KDS

**NOTE:** After the setting use "printf" for debugging.

#### Step 1: Setting up the environment

- 1. In menu bar, choose Project>Properties>C/C++ Build>Settings>Tool Settings.
- 2. Select "Libraries" on "Cross ARM C Linker" and delete "nosys".
- 3. Select "Miscellaneous" on "Cross ARM C Linker", add "-specs=rdimon.specs" to "Other link flages" and tick "Use newlib-nano", and click OK.

#### Step 2: Building the project

1. In menu bar, choose Project>Build Project.

#### Step 3: Starting semihosting

- 1. In Debug configurations, choose "Startup" tab, tick "Enable semihosting and Telnet". Press "Apply" and "Debug".
- 2. After clicking Debug, the Window is displayed same as below. Run line by line to see the result in the Console Window.

# 9.4.4 Guide Semihosting for ATL

**NOTE:** J-Link has to be used to enable semihosting.

#### Step 1: Prepare code

Add the following code to the project.

```
int _write(int file, char *ptr, int len)
{
   /* Implement your write code here. This is used by puts and printf. */
   int i=0;
   for(i=0; i<len; i++)
        ITM_SendChar((*ptr++));
   return len;
}</pre>
```

#### Step 2: Setting up the environment

- 1. In menu bar, choose Debug Configurations. In tab "Embedded C/C++ Aplication" choose "-Semihosting\_ATL\_xxx debug J-Link".
- 2. In tab "Debugger" set up as follows.
  - JTAG mode must be selected

#### **Semihosting**

- SWV tracing must be enabled
- Enter the Core Clock frequency, which is hardware board-specific.
- Enter the desired SWO Clock frequency. The latter depends on the JTAG Probe and must be a multiple of the Core Clock value.
- 3. Click "Apply" and "Debug".

#### Step 3: Starting semihosting

- 1. In the Views menu, expand the submenu SWV and open the docking view "SWV Console". 2. Open the SWV settings panel by clicking the "Configure Serial Wire Viewer" button in the SWV Console view toolbar. 3. Configure the data ports to be traced by enabling the ITM channel 0 check-box in the ITM stimulus ports group: Choose "EXETRC: Trace Exceptions" and In tab "ITM Stimulus Ports" choose "Enable Port" 0. Then click "OK".
- 2. It is recommended not to enable other SWV trace functionalities at the same time because this may over use the SWO pin causing packet loss due to a limited bandwidth (certain other SWV tracing capabilities can send a lot of data at very high-speed). Save the SWV configuration by clicking the OK button. The configuration is saved with other debug configurations and remains effective until changed.
- 3. Press the red Start/Stop Trace button to send the SWV configuration to the target board to enable SWV trace recoding. The board does not send any SWV packages until it is properly configured. The SWV Configuration must be present, if the configuration registers on the target board are reset. Also, tracing does not start until the target starts to execute.
- 4. Start the target execution again by pressing the green Resume Debug button.
- 5. The SWV console now shows the printf() output.

# 9.4.5 Guide Semihosting for ARMGCC

#### Step 1: Setting up the environment

- 1. Turn on "J-LINK GDB Server" -> Select suitable "Target device" -> "OK".
- 2. Turn on "PuTTY". Set up as follows.
  - "Host Name (or IP address)" : localhost
  - "Port":2333
  - "Connection type" : Telet.
  - Click "Open".
- 3. Increase "Heap/Stack" for GCC to 0x2000:

#### Add to "CMakeLists.txt"

SET(CMAKE\_EXE\_LINKER\_FLAGS\_RELEASE "\${CMAKE\_EXE\_LINKER\_FLAGS\_RELEASE}} --defsym= stack size =0x2000")

SET(CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG "\${CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG} -- defsym=\_\_stack\_size\_\_=0x2000")

SET(CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG "\${CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG} --

defsym = heap size = 0x2000"

SET(CMAKE\_EXE\_LINKER\_FLAGS\_RELEASE "\${CMAKE\_EXE\_LINKER\_FLAGS\_RELEASE} --defsym=\_heap\_size\_\_=0x2000")

#### Step 2: Building the project

1. Change "CMakeLists.txt":

Change "SET(CMAKE EXE LINKER FLAGS RELEASE "\${CMAKE EXE LINKER FLA-GS\_RELEASE} -specs=nano.specs")"

to "SET(CMAKE\_EXE\_LINKER\_FLAGS\_RELEASE "\${CMAKE\_EXE\_LINKER\_FLAGS\_R-ELEASE} -specs=rdimon.specs")"

#### Replace paragraph

- SET(CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG "\${CMAKE\_EXE\_LINKER\_FLAGS\_DEBU-
- G} -fno-common")
- SET(CMAKE EXE LINKER FLAGS DEBUG "\${CMAKE EXE LINKER FLAGS DEBU-
- G} -ffunction-sections")
- SET(CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG "\${CMAKE\_EXE\_LINKER\_FLAGS\_DEBU-
- G} -fdata-sections")
- SET(CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG "\${CMAKE EXE LINKER FLAGS DEBU-
- G} -ffreestanding")
- SET(CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG "\${CMAKE\_EXE\_LINKER\_FLAGS\_DEBU-
- G} -fno-builtin")
- SET(CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG "\${CMAKE\_EXE\_LINKER\_FLAGS\_DEBU-
- G} -mthumb")
- SET(CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG "\${CMAKE\_EXE\_LINKER\_FLAGS\_DEBU-
- G} -mapcs")
- SET(CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG "\${CMAKE\_EXE\_LINKER\_FLAGS\_DEBU-
- G} -Xlinker")
- SET(CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG "\${CMAKE\_EXE\_LINKER\_FLAGS\_DEBU-
- G} --gc-sections")
- SET(CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG "\${CMAKE EXE LINKER FLAGS DEBU-
- G} -Xlinker")
- SET(CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG "\${CMAKE\_EXE\_LINKER\_FLAGS\_DEBU-
- G} -static")
- SET(CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG "\${CMAKE\_EXE\_LINKER\_FLAGS\_DEBU-
- G} -Xlinker")
- SET(CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG "\${CMAKE\_EXE\_LINKER\_FLAGS\_DEBU-
- G} -z") SET(CMAKE EXE LINKER FLAGS DEBUG
  - "\${CMAKE EXE LINKER FLAGS DEBU-
- G} -Xlinker") SET(CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG
  - "\${CMAKE\_EXE\_LINKER\_FLAGS\_DEBU-

G} muldefs")

To

SET(CMAKE\_EXE\_LINKER\_FLAGS\_DEBUG "\${CMAKE\_EXE\_LINKER\_FLAGS\_DEBU-

SDK API Reference Manual v2.0.0 **NXP Semiconductors** 79

#### **Semihosting**

G} --specs=rdimon.specs ")

#### Remove

target\_link\_libraries(semihosting\_ARMGCC.elf debug nosys)

2. Run "build\_debug.bat" to build project

### Step 3: Starting semihosting

(a) Download the image and set as follows.

```
cd D:\mcu-sdk-2.0-origin\boards\twrk64f120m\driver_examples\semihosting\armgcc\debug
d:
C:\PROGRA~2\GNUTOO~1\4BD65~1.920\bin\arm-none-eabi-gdb.exe
target remote localhost:2331
monitor reset
monitor semihosting enable
monitor semihosting thumbSWI 0xAB
monitor semihosting IOClient 1
monitor flash device = MK64FN1M0xxx12
load semihosting_ARMGCC.elf
monitor reg pc = (0x00000004)
monitor reg sp = (0x000000000)
continue
```

(b) After the setting, press "enter". The PuTTY window now shows the printf() output.

# Chapter 10

# **DMA: Direct Memory Access Controller Driver**

#### 10.1 Overview

The SDK provides a peripheral driver for the Direct Memory Access (DMA) of LPC devices.

# 10.2 Typical use case

### 10.2.1 DMA Operation

#### **Files**

• file fsl\_dma.h

#### **Data Structures**

struct dma descriptor t

DMA descriptor structure. More...

struct dma\_xfercfg\_t

DMA transfer configuration. More...

struct dma\_channel\_trigger\_t

DMA channel trigger. More...

• struct dma\_transfer\_config\_t

DMA transfer configuration. More...

• struct dma handle t

DMA transfer handle structure. More...

# **Typedefs**

• typedef void(\* dma\_callback )(struct \_dma\_handle \*handle, void \*userData, bool transferDone, uint32\_t intmode)

Define Callback function for DMA.

#### SDK API Reference Manual v2.0.0

### Typical use case

#### **Enumerations**

```
enum dma_priority_t {
 kDMA ChannelPriority0 = 0,
 kDMA ChannelPriority1,
 kDMA_ChannelPriority2,
 kDMA ChannelPriority3,
 kDMA ChannelPriority4,
 kDMA_ChannelPriority5,
 kDMA ChannelPriority6.
 kDMA ChannelPriority7 }
    DMA channel priority.
• enum dma irq t {
 kDMA_IntA,
 kDMA_IntB }
   DMA interrupt flags.
enum dma_trigger_type_t {
 kDMA_NoTrigger = 0,
 kDMA_LowLevelTrigger = DMA_CHANNEL_CFG_HWTRIGEN(1) | DMA_CHANNEL_CFG-
 TRIGTYPE(1),
 kDMA HighLevelTrigger = DMA CHANNEL CFG HWTRIGEN(1) DMA CHANNEL CFG-
 _TRIGTYPE(1) | DMA_CHANNEL_CFG_TRIGPOL(1),
 kDMA_FallingEdgeTrigger = DMA_CHANNEL_CFG_HWTRIGEN(1),
 kDMA RisingEdgeTrigger = DMA CHANNEL CFG HWTRIGEN(1) | DMA CHANNEL CF-
 G TRIGPOL(1) }
    DMA trigger type.
enum dma_trigger_burst_t {
 kDMA\_SingleTransfer = 0,
 kDMA_LevelBurstTransfer = DMA_CHANNEL_CFG_TRIGBURST(1),
 kDMA EdgeBurstTransfer1 = DMA CHANNEL CFG TRIGBURST(1),
 kDMA_EdgeBurstTransfer2 = DMA_CHANNEL_CFG_TRIGBURST(1) | DMA_CHANNEL_C-
 FG_BURSTPOWER(1),
 kDMA EdgeBurstTransfer4 = DMA CHANNEL CFG TRIGBURST(1) | DMA CHANNEL C-
 FG BURSTPOWER(2),
 kDMA_EdgeBurstTransfer8 = DMA_CHANNEL_CFG_TRIGBURST(1) | DMA_CHANNEL_C-
 FG BURSTPOWER(3),
 kDMA_EdgeBurstTransfer16 = DMA_CHANNEL_CFG_TRIGBURST(1) | DMA_CHANNEL_-
 CFG BURSTPOWER(4),
 kDMA EdgeBurstTransfer32 = DMA CHANNEL CFG TRIGBURST(1) | DMA CHANNEL -
 CFG BURSTPOWER(5),
 kDMA EdgeBurstTransfer64 = DMA CHANNEL CFG TRIGBURST(1) | DMA CHANNEL -
 CFG BURSTPOWER(6),
 kDMA_EdgeBurstTransfer128 = DMA_CHANNEL_CFG_TRIGBURST(1) | DMA_CHANNEL-
 CFG BURSTPOWER(7),
 kDMA_EdgeBurstTransfer256 = DMA_CHANNEL_CFG_TRIGBURST(1) | DMA_CHANNEL-
```

```
CFG BURSTPOWER(8),
 kDMA_EdgeBurstTransfer512 = DMA_CHANNEL_CFG_TRIGBURST(1) | DMA_CHANNEL-
 CFG BURSTPOWER(9),
 kDMA_EdgeBurstTransfer1024 = DMA_CHANNEL_CFG_TRIGBURST(1) | DMA_CHANNE-
 L CFG BURSTPOWER(10) }
    DMA trigger burst.
enum dma_burst_wrap_t {
 kDMA_NoWrap = 0,
 kDMA_SrcWrap = DMA_CHANNEL_CFG_SRCBURSTWRAP(1),
 kDMA DstWrap = DMA CHANNEL CFG DSTBURSTWRAP(1),
 kDMA_SrcAndDstWrap = DMA_CHANNEL_CFG_SRCBURSTWRAP(1) | DMA_CHANNEL-
 CFG DSTBURSTWRAP(1) }
   DMA burst wrapping.
• enum dma_transfer_type_t {
 kDMA MemoryToMemory = 0x0U,
 kDMA PeripheralToMemory.
 kDMA_MemoryToPeripheral,
 kDMA StaticToStatic }
   DMA transfer type.
• enum _dma_transfer_status { kStatus_DMA_Busy = MAKE_STATUS(kStatusGroup DMA, 0) }
   DMA transfer status.
```

#### **Driver version**

• #define FSL\_DMA\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0))

DMA driver version.

#### **DMA** initialization and De-initialization

void DMA\_Init (DMA\_Type \*base)
 Initializes DMA peripheral.

 void DMA\_Deinit (DMA\_Type \*base)
 Deinitializes DMA peripheral.

# **DMA Channel Operation**

- static bool DMA\_ChannelIsActive (DMA\_Type \*base, uint32\_t channel)

  Return whether DMA channel is processing transfer.
- static void DMA\_EnableChannelInterrupts (DMA\_Type \*base, uint32\_t channel) Enables the interrupt source for the DMA transfer.
- static void DMA\_DisableChannelInterrupts (DMA\_Type \*base, uint32\_t channel)

  Disables the interrupt source for the DMA transfer.
- static void DMA\_EnableChannel (DMA\_Type \*base, uint32\_t channel) Enable DMA channel.
- static void DMA\_DisableChannel (DMA\_Type \*base, uint32\_t channel) Disable DMA channel.
- static void DMA\_EnableChannelPeriphRq (DMA\_Type \*base, uint32\_t channel) Set PERIPHREQEN of channel configuration register.
- static void DMA\_DisableChannelPeriphRq (DMA\_Type \*base, uint32\_t channel)

SDK API Reference Manual v2.0.0

#### **Data Structure Documentation**

Get PERIPHREQEN value of channel configuration register.

void DMA\_ConfigureChannelTrigger (DMA\_Type \*base, uint32\_t channel, dma\_channel\_trigger\_t \*trigger)

Set trigger settings of DMA channel.

• uint32\_t DMA\_GetRemainingBytes (DMA\_Type \*base, uint32\_t channel)

Gets the remaining bytes of the current DMA descriptor transfer.

- static void DMA\_SetChannelPriority (DMA\_Type \*base, uint32\_t channel, dma\_priority\_t priority)

  Set priority of channel configuration register.
- static dma\_priority\_t DMA\_GetChannelPriority (DMA\_Type \*base, uint32\_t channel) Get priority of channel configuration register.
- void DMA\_CreateDescriptor (dma\_descriptor\_t \*desc, dma\_xfercfg\_t \*xfercfg, void \*srcAddr, void \*dstAddr, void \*nextDesc)

Create application specific DMA descriptor to be used in a chain in transfer.

# **DMA Transactional Operation**

• void DMA\_AbortTransfer (dma\_handle\_t \*handle)

Abort running transfer by handle.

- void DMA\_CreateHandle (dma\_handle\_t \*handle, DMA\_Type \*base, uint32\_t channel) Creates the DMA handle.
- void DMA\_SetCallback (dma\_handle\_t \*handle, dma\_callback callback, void \*userData)

  Installs a callback function for the DMA transfer.
- void DMA\_PrepareTransfer (dma\_transfer\_config\_t \*config, void \*srcAddr, void \*dstAddr, uint32\_t byteWidth, uint32\_t transferBytes, dma\_transfer\_type\_t type, void \*nextDesc)
   Prepares the DMA transfer structure.
- status\_t DMA\_SubmitTransfer (dma\_handle\_t \*handle, dma\_transfer\_config\_t \*config)

  Submits the DMA transfer request.
- void DMA\_StartTransfer (dma\_handle\_t \*handle)

DMA start transfer.

void DMA\_HandleIRQ (void)

DMA IRQ handler for descriptor transfer complete.

#### 10.3 Data Structure Documentation

# 10.3.1 struct dma\_descriptor\_t

#### **Data Fields**

• uint32\_t xfercfg

Transfer configuration.

void \* srcEndAddr

Last source address of DMA transfer.

void \* dstEndAddr

Last destination address of DMA transfer.

void \* linkToNextDesc

Address of next DMA descriptor in chain.

85

# 10.3.2 struct dma\_xfercfg\_t

#### **Data Fields**

· bool valid

Descriptor is ready to transfer.

bool reload

Reload channel configuration register after current descriptor is exhausted.

bool swtrig

Perform software trigger.

• bool clrtrig

Clear trigger.

bool intA

Raises IRQ when transfer is done and set IRQA status register flag.

bool intB

Raises IRQ when transfer is done and set IRQB status register flag.

• uint8\_t byteWidth

Byte width of data to transfer.

• uint8\_t srcInc

Increment source address by 'srcInc' x 'byteWidth'.

• uint8\_t dstInc

*Increment destination address by 'dstInc' x 'byteWidth'*.

• uint16 t transferCount

Number of transfers.

#### 10.3.2.0.0.5 Field Documentation

#### 10.3.2.0.0.5.1 bool dma\_xfercfg\_t::swtrig

Transfer if fired when 'valid' is set

#### 10.3.3 struct dma channel trigger t

#### 10.3.4 struct dma transfer config t

#### **Data Fields**

• uint8 t \* srcAddr

Source data address.

• uint8 t \* dstAddr

Destination data address.

• uint8\_t \* nextDesc

Chain custom descriptor.

• dma\_xfercfg\_t xfercfg

Transfer options.

bool isPeriph

DMA transfer is driven by peripheral.

#### **Enumeration Type Documentation**

## 10.3.5 struct dma\_handle\_t

#### **Data Fields**

- dma callback callback
  - Callback function.
- void \* userData
  - Callback function parameter.
- DMA\_Type \* base
  - DMA peripheral base address.
- uint8 t channel
  - DMA channel number.

#### 10.3.5.0.0.6 Field Documentation

#### 10.3.5.0.0.6.1 dma\_callback dma handle t::callback

Invoked when transfer of descriptor with interrupt flag finishes

#### 10.4 Macro Definition Documentation

### 10.4.1 #define FSL\_DMA\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0))

Version 2.0.0.

# 10.5 Typedef Documentation

10.5.1 typedef void(\* dma\_callback)(struct \_dma\_handle \*handle, void \*userData, bool transferDone, uint32 t intmode)

# 10.6 Enumeration Type Documentation

# 10.6.1 enum dma\_priority\_t

#### Enumerator

```
kDMA_ChannelPriority0 Highest channel priority - priority 0.
```

- kDMA\_ChannelPriority1 Channel priority 1.
- kDMA\_ChannelPriority2 Channel priority 2.
- kDMA\_ChannelPriority3 Channel priority 3.
- kDMA\_ChannelPriority4 Channel priority 4.
- kDMA\_ChannelPriority5 Channel priority 5.
- kDMA\_ChannelPriority6 Channel priority 6.

*kDMA\_ChannelPriority7* Lowest channel priority - priority 7.

# 10.6.2 enum dma\_irq\_t

#### Enumerator

*kDMA\_IntA* DMA interrupt flag A. *kDMA\_IntB* DMA interrupt flag B.

# 10.6.3 enum dma\_trigger\_type\_t

#### Enumerator

kDMA\_NoTrigger Trigger is disabled.
kDMA\_LowLevelTrigger Low level active trigger.
kDMA\_HighLevelTrigger High level active trigger.
kDMA\_FallingEdgeTrigger Falling edge active trigger.
kDMA\_RisingEdgeTrigger Rising edge active trigger.

# 10.6.4 enum dma\_trigger\_burst\_t

#### Enumerator

kDMA\_LevelBurstTransfer Burst transfer driven by level trigger.
kDMA\_EdgeBurstTransfer1 Perform 1 transfer by edge trigger.
kDMA\_EdgeBurstTransfer2 Perform 2 transfers by edge trigger.
kDMA\_EdgeBurstTransfer4 Perform 4 transfers by edge trigger.
kDMA\_EdgeBurstTransfer8 Perform 8 transfers by edge trigger.
kDMA\_EdgeBurstTransfer16 Perform 16 transfers by edge trigger.
kDMA\_EdgeBurstTransfer32 Perform 32 transfers by edge trigger.
kDMA\_EdgeBurstTransfer64 Perform 64 transfers by edge trigger.
kDMA\_EdgeBurstTransfer128 Perform 128 transfers by edge trigger.
kDMA\_EdgeBurstTransfer128 Perform 256 transfers by edge trigger.
kDMA\_EdgeBurstTransfer512 Perform 512 transfers by edge trigger.
kDMA\_EdgeBurstTransfer1024 Perform 1024 transfers by edge trigger.

# 10.6.5 enum dma\_burst\_wrap\_t

#### Enumerator

kDMA\_NoWrap Wrapping is disabled.
kDMA\_SrcWrap Wrapping is enabled for source.
kDMA\_DstWrap Wrapping is enabled for destination.
kDMA\_SrcAndDstWrap Wrapping is enabled for source and destination.

# SDK API Reference Manual v2.0.0

#### **Function Documentation**

## 10.6.6 enum dma\_transfer\_type\_t

#### Enumerator

kDMA\_MemoryToMemory Transfer from memory to memory (increment source and destination)
 kDMA\_PeripheralToMemory Transfer from peripheral to memory (increment only destination)
 kDMA\_MemoryToPeripheral Transfer from memory to peripheral (increment only source)
 kDMA\_StaticToStatic Peripheral to static memory (do not increment source or destination)

### 10.6.7 enum dma transfer status

Enumerator

**kStatus\_DMA\_Busy** Channel is busy and can't handle the transfer request.

#### 10.7 Function Documentation

### 10.7.1 void DMA Init ( DMA Type \* base )

This function enable the DMA clock, set descriptor table and enable DMA peripheral.

**Parameters** 

| base | DMA peripheral base address. |
|------|------------------------------|
|------|------------------------------|

# 10.7.2 void DMA\_Deinit ( DMA\_Type \* base )

This function gates the DMA clock.

**Parameters** 

| base | DMA peripheral base address. |
|------|------------------------------|

# 10.7.3 static bool DMA\_ChannellsActive ( DMA\_Type \* base, uint32\_t channel ) [inline], [static]

89

#### **Parameters**

| base    | DMA peripheral base address. |
|---------|------------------------------|
| channel | DMA channel number.          |

#### Returns

True for active state, false otherwise.

# 10.7.4 static void DMA\_EnableChannelInterrupts ( DMA\_Type \* base, uint32\_t channel) [inline], [static]

#### **Parameters**

| base    | DMA peripheral base address. |
|---------|------------------------------|
| channel | DMA channel number.          |

# 10.7.5 static void DMA\_DisableChannelInterrupts ( DMA\_Type \* base, uint32\_t channel) [inline], [static]

#### **Parameters**

| base    | DMA peripheral base address. |
|---------|------------------------------|
| channel | DMA channel number.          |

# 10.7.6 static void DMA\_EnableChannel ( DMA\_Type \* base, uint32\_t channel ) [inline], [static]

#### Parameters

| base    | DMA peripheral base address. |
|---------|------------------------------|
| channel | DMA channel number.          |

# 10.7.7 static void DMA\_DisableChannel ( DMA\_Type \* base, uint32\_t channel ) [inline], [static]

#### **Function Documentation**

#### **Parameters**

| base    | DMA peripheral base address. |
|---------|------------------------------|
| channel | DMA channel number.          |

# 10.7.8 static void DMA\_EnableChannelPeriphRq ( DMA\_Type \* base, uint32\_t channel ) [inline], [static]

#### **Parameters**

| base    | DMA peripheral base address. |
|---------|------------------------------|
| channel | DMA channel number.          |

# 10.7.9 static void DMA\_DisableChannelPeriphRq ( DMA\_Type \* base, uint32\_t channel ) [inline], [static]

#### Parameters

| base    | DMA peripheral base address. |
|---------|------------------------------|
| channel | DMA channel number.          |

#### Returns

True for enabled PeriphRq, false for disabled.

# 10.7.10 void DMA\_ConfigureChannelTrigger ( DMA\_Type \* base, uint32\_t channel, dma\_channel\_trigger\_t \* trigger )

#### **Parameters**

| base    | DMA peripheral base address. |
|---------|------------------------------|
| channel | DMA channel number.          |

SDK API Reference Manual v2.0.0 90 **NXP Semiconductors** 

91

| trigger | trigger configuration. |
|---------|------------------------|
|---------|------------------------|

# 10.7.11 uint32\_t DMA\_GetRemainingBytes ( DMA\_Type \* base, uint32\_t channel )

#### **Parameters**

| base    | DMA peripheral base address. |
|---------|------------------------------|
| channel | DMA channel number.          |

#### Returns

The number of bytes which have not been transferred yet.

# 10.7.12 static void DMA\_SetChannelPriority ( DMA\_Type \* base, uint32\_t channel, dma\_priority\_t priority ) [inline], [static]

#### **Parameters**

| base     | DMA peripheral base address. |
|----------|------------------------------|
| channel  | DMA channel number.          |
| priority | Channel priority value.      |

# 10.7.13 static dma\_priority\_t DMA\_GetChannelPriority ( DMA\_Type \* base, uint32\_t channel ) [inline], [static]

#### **Parameters**

| base    | DMA peripheral base address. |
|---------|------------------------------|
| channel | DMA channel number.          |

#### Returns

Channel priority value.

# 10.7.14 void DMA\_CreateDescriptor ( dma\_descriptor\_t \* desc, dma\_xfercfg\_t \* xfercfg, void \* srcAddr, void \* dstAddr, void \* nextDesc )

#### **Function Documentation**

#### **Parameters**

| desc     | DMA descriptor address.                    |
|----------|--------------------------------------------|
| xfercfg  | Transfer configuration for DMA descriptor. |
| srcAddr  | Address of last item to transmit           |
| dstAddr  | Address of last item to receive.           |
| nextDesc | Address of next descriptor in chain.       |

# 10.7.15 void DMA\_AbortTransfer ( dma\_handle\_t \* handle )

This function aborts DMA transfer specified by handle.

#### **Parameters**

| handle | DMA handle pointer. |
|--------|---------------------|
|        |                     |

# 10.7.16 void DMA\_CreateHandle ( dma\_handle\_t \* handle, DMA\_Type \* base, uint32\_t channel )

This function is called if using transaction API for DMA. This function initializes the internal state of DMA handle.

#### **Parameters**

| handle  | DMA handle pointer. The DMA handle stores callback function and parameters. |
|---------|-----------------------------------------------------------------------------|
| base    | DMA peripheral base address.                                                |
| channel | DMA channel number.                                                         |

# 10.7.17 void DMA\_SetCallback ( dma\_handle\_t \* handle, dma\_callback callback, void \* userData )

This callback is called in DMA IRQ handler. Use the callback to do something after the current major loop transfer completes.

93

#### **Parameters**

| handle   | DMA handle pointer.              |
|----------|----------------------------------|
| callback | DMA callback function pointer.   |
| userData | Parameter for callback function. |

# 10.7.18 void DMA\_PrepareTransfer ( dma\_transfer\_config\_t \* config, void \* srcAddr, void \* dstAddr, uint32\_t byteWidth, uint32\_t transferBytes, dma\_transfer\_type\_t type, void \* nextDesc )

This function prepares the transfer configuration structure according to the user input.

#### **Parameters**

| config        | The user configuration structure of type dma_transfer_t. |
|---------------|----------------------------------------------------------|
| srcAddr       | DMA transfer source address.                             |
| dstAddr       | DMA transfer destination address.                        |
| byteWidth     | DMA transfer destination address width(bytes).           |
| transferBytes | DMA transfer bytes to be transferred.                    |
| type          | DMA transfer type.                                       |
| nextDesc      | Chain custom descriptor to transfer.                     |

#### Note

The data address and the data width must be consistent. For example, if the SRC is 4 bytes, so the source address must be 4 bytes aligned, or it shall result in source address error(SAE).

# 10.7.19 status\_t DMA\_SubmitTransfer ( dma\_handle\_t \* handle, dma\_transfer\_config\_t \* config\_)

This function submits the DMA transfer request according to the transfer configuration structure. If the user submits the transfer request repeatedly, this function packs an unprocessed request as a TCD and enables scatter/gather feature to process it in the next time.

# **Function Documentation**

#### **Parameters**

| handle | DMA handle pointer.                              |
|--------|--------------------------------------------------|
| config | Pointer to DMA transfer configuration structure. |

#### Return values

| kStatus_DMA_Success   | It means submit transfer request succeed.                           |
|-----------------------|---------------------------------------------------------------------|
| kStatus_DMA_QueueFull | It means TCD queue is full. Submit transfer request is not allowed. |
| kStatus_DMA_Busy      | It means the given channel is busy, need to submit request later.   |

# 10.7.20 void DMA\_StartTransfer ( dma\_handle\_t \* handle )

This function enables the channel request. User can call this function after submitting the transfer request or before submitting the transfer request.

#### **Parameters**

| handle | DMA handle pointer. |
|--------|---------------------|
|--------|---------------------|

# 10.7.21 void DMA\_HandleIRQ (void)

This function clears the channel major interrupt flag and call the callback function if it is not NULL.

# Chapter 11

**DMIC: Digital Microphone** 

#### 11.1 Overview

The SDK provides Peripheral driver for the Digital Microphone (DMIC) module.

DMIC driver is created to help user to operate the DMIC module better. This driver can be used to performed basic and advance DMIC operations. Driver can be used to transfer data from DMIC to memory using DMA as well as in interrupt mode. DMIC, DMA transfer in pingpong mode is preferred as DMIC is a streaming device.

# 11.2 Function groups

#### 11.2.1 Initialization and deinitialization

This function group implements DMIC initialization and deinitialization API. DMIC\_Init() function Enables the clock to the DMIC register interface. DMIC\_Dinit() function Disables the clock to the DMIC register interface.

# 11.2.2 Configuration

This function group implements DMIC configration API. DMIC\_ConfigIO()function configures the use of PDM(Pulse Density moulation) pins. DMIC\_SetOperationMode()function configures the mode of operation either in DMA or in interrupt. DMIC\_ConfigChannel() function configures the various property of a DMIC channel. DMIC\_Use2fs()function configures the Clock scaling used for PCM data output. DMIC\_EnableChannel() function enables a particular DMIC channel. DMIC\_FifoChannel() function configures FIFO settings for a DMIC channel.

#### 11.2.3 DMIC Data and status

This function group implements the API to get data and status of DMIC FIFO. DMIC\_FifoGetStatus() function gives the status of a DMIC FIFO. DMIC\_ClearStatus() function clears the status of a DMIC FIFO. DMIC\_FifoGetData() function gets data from a DMIC FIFO.

### 11.2.4 DMIC Interrupt Functions

DMIC\_EnablebleIntCallback() enables the interrupt for the selected DMIC peripheral. DMIC\_Disable-IntCallback() disables the interrupt for the selected DMIC peripheral.

#### Typical use case

#### 11.2.5 DMIC HWVAD Functions

This function group implements the API for HWVAD DMIC\_SetGainNoiseEstHwvad() Sets the gain value for the noise estimator. DMIC\_SetGainSignalEstHwvad() Sets the gain value for the signal estimator. DMIC\_SetFilterCtrlHwvad() Sets the hwvad filter cutoff frequency parameter. DMIC\_SetInputGain-Hwvad() Sets the input gain of hwvad. DMIC\_CtrlClrIntrHwvad() Clears hwvad internal interrupt flag. DMIC\_FilterResetHwvad() Resets hwvad filters. DMIC\_GetNoiseEnvlpEst() Gets the value from output of the filter z7.

### 11.2.6 DMIC HWVAD Interrupt Functions

DMIC\_HwvadEnableIntCallback() enables the hwvad interrupt for the selected DMIC peripheral. DMI-C\_HwvadDisableIntCallback() disables the hwvad interrupt for the selected DMIC peripheral.

# 11.3 Typical use case

### 11.3.1 DMIC DMA Configuration

```
dmic_channel_config_t dmic_channel_cfg;
dma_transfer_config_t transferConfig;
BOARD_InitHardware();
APPInit():
dmic_channel_cfg.divhfclk = kDMIC_Pdm_Div1;
dmic_channel_cfg.osr = 25U;
dmic_channel_cfg.gainshft = 1U;
dmic_channel_cfg.preac2coef = kDMIC_Comp0_0;
dmic_channel_cfg.preac4coef = kDMIC_Comp0_0;
dmic_channel_cfg.dc_cut_level = kDMIC_Dc_Cut155;
dmic_channel_cfg.post_dc_gain_reduce = OU;
dmic_channel_cfg.saturate16bit = 1U;
dmic_channel_cfg.sample_rate = kDMIC_Phy_Full_Speed;
DMIC_Init(DMIC0);
DMIC_CfgIO(DMICO, kPDM_Dual);
DMIC_Use2fs(DMIC0, true);
DMIC_SetOpMode (DMICO, kDMIC_Op_Dma);
DMIC_CfgChannel(DMIC0, kDMIC_Ch0, kDMIC_Left, &dmic_channel_cfg);
DMIC_FifoChannel(DMICO, kDMIC_ChO, FIFO_DEPTH, true, true);
DMIC_EnableChannnel(DMICO, DMIC_CHANEN_EN_CHO(1));
PRINTF("Configure DMA\r\n");
DMA Init (DMA0);
DMA EnableChannel (DMAO, DMAREO DMICO);
/* Request dma channels from DMA manager. */
DMA_CreateHandle(&g_DMA_Handle, DMA0, DMAREQ_DMIC0);
DMA_SetCallback(&g_DMA_Handle, DMA_Callback, NULL);
DMA_PrepareTransfer(&transferConfig, (void *)&DMICO->CHANNEL[kDMIC_Ch0].FIFO_DATA,
      g_data_buffer, 2, BUFFER_LENGTH,
                    kDMA_PeripheralToMemory, &g_pingpong_desc[1]);
```

SDK API Reference Manual v2.0.0

#### 11.3.2 DMIC use case

```
void DMA_Callback(dma_handle_t *handle, void *param, bool transferDone, uint32_t tcds)
{
    if (tcds == kDMA_IntB)
    {
        if (tcds == kDMA_IntA)
        {
            lif (first_int == 0U)
            {
                  audioPosition = 0U;
                  first_int == 1U;
        }
}
```

### **Modules**

- DMIC DMA Driver
- DMIC Driver

#### **DMIC Driver**

#### 11.4 DMIC Driver

#### 11.4.1 Overview

#### **Files**

• file fsl dmic.h

#### **Data Structures**

• struct dmic\_channel\_config\_t

DMIC Channel configuration structure. More...

# **Typedefs**

```
    typedef void(* dmic_callback_t )(void)
        DMIC Callback function.

    typedef void(* dmic_hwvad_callback_t )(void)
        HWVAD Callback function.
```

#### **Enumerations**

```
    enum operation_mode_t {
        kDMIC_OperationModePoll = 0U,
        kDMIC_OperationModeInterrupt = 1U,
        kDMIC_OperationModeDma = 2U }
        DMIC different operation modes.
    enum stereo_side_t {
        kDMIC_Left = 0U,
        kDMIC_Right = 1U }
        DMIC left/right values.
    enum pdm_div_t {
```

```
kDMIC PdmDiv1 = 0U,
 kDMIC_PdmDiv2 = 1U,
 kDMIC PdmDiv3 = 2U,
 kDMIC_PdmDiv4 = 3U,
 kDMIC PdmDiv6 = 4U,
 kDMIC PdmDiv8 = 5U,
 kDMIC_PdmDiv12 = 6U,
 kDMIC_PdmDiv16 = 7U,
 kDMIC PdmDiv24 = 8U,
 kDMIC_PdmDiv32 = 9U,
 kDMIC_PdmDiv48 = 10U,
 kDMIC PdmDiv64 = 11U,
 kDMIC_PdmDiv96 = 12U,
 kDMIC_PdmDiv128 = 13U }
    DMIC Clock pre-divider values.
enum compensation_t {
 kDMIC\_CompValueZero = 0U,
 kDMIC CompValueNegativePoint16 = 1U,
 kDMIC\_CompValueNegativePoint15 = 2U,
 kDMIC_CompValueNegativePoint13 = 3U }
    Pre-emphasis Filter coefficient value for 2FS and 4FS modes.
enum dc_removal_t {
 kDMIC_DcNoRemove = 0U,
 kDMIC DcCut155 = 1U,
 kDMIC_DcCut78 = 2U,
 kDMIC DcCut39 = 3U }
    DMIC DC filter control values.
enum dmic_io_t {
 kDMIC_PdmDual = 0U,
 kDMIC PdmStereo = 4U,
 kDMIC_PdmBypass = 3U,
 kDMIC_PdmBypassClk0 = 1U,
 kDMIC_PdmBypassClk1 = 2U }
    DMIC IO configuration.
enum dmic_channel_t {
 kDMIC_Channel0 = 0U,
 kDMIC_Channel1 = 1U }
    DMIC Channel number.
enum dmic_phy_sample_rate_t {
 kDMIC PhyFullSpeed = 0U,
 kDMIC_PhyHalfSpeed = 1U }
    DMIC and decimator sample rates.
enum _dmic_status {
 kStatus_DMIC_Busy = MAKE_STATUS(kStatusGroup_DMIC, 0),
 kStatus_DMIC_Idle = MAKE_STATUS(kStatusGroup_DMIC, 1),
 kStatus_DMIC_OverRunError = MAKE_STATUS(kStatusGroup_DMIC, 2),
```

#### **DMIC Driver**

```
kStatus_DMIC_UnderRunError = MAKE_STATUS(kStatusGroup_DMIC, 3) } DMIC transfer status.
```

#### **Functions**

- uint32\_t DMIC\_GetInstance (DMIC\_Type \*base)
  - Get the DMIC instance from peripheral base address.
- void DMIC\_Init (DMIC\_Type \*base)

Turns DMIC Clock on.

• void <a href="DMIC\_DeInit">DMIC\_DeInit</a> (DMIC\_Type \*base)

Turns DMIC Clock off.

void DMIC\_ConfigIO (DMIC\_Type \*base, dmic\_io\_t config)

Configure DMIC io.

• void DMIC\_SetOperationMode (DMIC\_Type \*base, operation\_mode\_t mode)

Set DMIC operating mode.

void DMIC\_ConfigChannel (DMIC\_Type \*base, dmic\_channel\_t channel, stereo\_side\_t side, dmic\_channel\_config\_t \*channel\_config\_t)

Configure DMIC channel.

void DMIC\_Use2fs (DMIC\_Type \*base, bool use2fs)

Configure Clock scaling.

• void DMIC\_EnableChannnel (DMIC\_Type \*base, uint32\_t channelmask)

Enable a particualr channel.

• void DMIC\_FifoChannel (DMIC\_Type \*base, uint32\_t channel, uint32\_t trig\_level, uint32\_t enable, uint32\_t resetn)

Configure fifo settings for DMIC channel.

• static uint32\_t DMIC\_FifoGetStatus (DMIC\_Type \*base, uint32\_t channel)

Get FIFO status.

- static void DMIC\_FifoClearStatus (DMIC\_Type \*base, uint32\_t channel, uint32\_t mask) Clear FIFO status.
- static uint32\_t DMIC\_FifoGetData (DMIC\_Type \*base, uint32\_t channel) Get FIFO data.
- void DMIC\_EnableIntCallback (DMIC\_Type \*base, dmic\_callback\_t cb)

  Enable callback.
- void DMIC\_DisableIntCallback (DMIC\_Type \*base, dmic\_callback\_t cb) Disable callback.

#### **DMIC** version

• #define FSL\_DMIC\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0))

DMIC driver version 2.0.0.

#### 11.4.2 Data Structure Documentation

### 11.4.2.1 struct dmic\_channel\_config\_t

#### **Data Fields**

- pdm\_div\_t divhfclk
  - DMIC Clock pre-divider values.
- uint32\_t osr
  - oversampling rate(CIC decimation rate) for PCM
- int32\_t gainshft
  - 4FS PCM data gain control
- compensation\_t preac2coef
  - Pre-emphasis Filter coefficient value for 2FS.
- compensation\_t preac4coef
  - Pre-emphasis Filter coefficient value for 4FS.
- dc\_removal\_t dc\_cut\_level
  - DMIC DC filter control values.
- uint32\_t post\_dc\_gain\_reduce
  - Fine gain adjustment in the form of a number of bits to downshift.
- dmic\_phy\_sample\_rate\_t sample\_rate
  - DMIC and decimator sample rates.
- bool saturate16bit
  - Selects 16-bit saturation.

#### 11.4.2.1.0.7 Field Documentation

#### 11.4.2.1.0.7.1 dc\_removal\_t dmic channel config t::dc cut level

#### 11.4.2.1.0.7.2 bool dmic\_channel\_config\_t::saturate16bit

0 means results roll over if out range and do not saturate. 1 means if the result overflows, it saturates at 0xFFFF for positive overflow and 0x8000 for negative overflow.

#### **DMIC Driver**

#### 11.4.3 Macro Definition Documentation

#### 11.4.3.1 #define FSL\_DMIC\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0))

#### 11.4.4 Typedef Documentation

- 11.4.4.1 typedef void(\* dmic callback t)(void)
- 11.4.4.2 typedef void(\* dmic\_hwvad\_callback\_t)(void)

### 11.4.5 Enumeration Type Documentation

# 11.4.5.1 enum operation\_mode\_t

#### Enumerator

```
kDMIC_OperationModePoll Polling mode.kDMIC_OperationModeInterrupt Interrupt mode.kDMIC_OperationModeDma DMA mode.
```

#### 11.4.5.2 enum stereo\_side\_t

#### Enumerator

```
kDMIC_Left Left Stereo channel.kDMIC Right Right Stereo channel.
```

#### 11.4.5.3 enum pdm div t

#### Enumerator

```
kDMIC_PdmDiv1 DMIC pre-divider set in divide by 1.
kDMIC_PdmDiv2 DMIC pre-divider set in divide by 2.
kDMIC_PdmDiv3 DMIC pre-divider set in divide by 3.
kDMIC_PdmDiv4 DMIC pre-divider set in divide by 4.
kDMIC_PdmDiv6 DMIC pre-divider set in divide by 6.
kDMIC_PdmDiv8 DMIC pre-divider set in divide by 8.
kDMIC_PdmDiv12 DMIC pre-divider set in divide by 12.
kDMIC_PdmDiv16 DMIC pre-divider set in divide by 16.
kDMIC_PdmDiv24 DMIC pre-divider set in divide by 24.
kDMIC_PdmDiv32 DMIC pre-divider set in divide by 32.
kDMIC_PdmDiv48 DMIC pre-divider set in divide by 48.
kDMIC_PdmDiv64 DMIC pre-divider set in divide by 64.
```

#### SDK API Reference Manual v2.0.0

*kDMIC\_PdmDiv96* DMIC pre-divider set in divide by 96. *kDMIC\_PdmDiv128* DMIC pre-divider set in divide by 128.

### 11.4.5.4 enum compensation\_t

#### Enumerator

kDMIC\_CompValueZero Compensation 0.
 kDMIC\_CompValueNegativePoint16 Compensation -0.16.
 kDMIC\_CompValueNegativePoint15 Compensation -0.15.
 kDMIC\_CompValueNegativePoint13 Compensation -0.13.

#### 11.4.5.5 enum dc\_removal\_t

#### Enumerator

kDMIC\_DcNoRemove Flat response no filter.kDMIC\_DcCut155 Cut off Frequency is 155 Hz.kDMIC\_DcCut78 Cut off Frequency is 78 Hz.kDMIC\_DcCut39 Cut off Frequency is 39 Hz.

#### 11.4.5.6 enum dmic\_io\_t

#### Enumerator

kDMIC\_PdmDual Two separate pairs of PDM wires.
kDMIC\_PdmStereo Stereo Mic.
kDMIC\_PdmBypass Clk Bypass clocks both channels.
kDMIC\_PdmBypassClk0 Clk Bypass clocks only channel0.
kDMIC\_PdmBypassClk1 Clk Bypas clocks only channel1.

#### 11.4.5.7 enum dmic\_channel\_t

#### Enumerator

kDMIC\_Channel0 DMIC channel 0.kDMIC Channel1 DMIC channel 1.

#### **DMIC Driver**

## 11.4.5.8 enum dmic\_phy\_sample\_rate\_t

#### Enumerator

*kDMIC\_PhyFullSpeed* Decimator gets one sample per each chosen clock edge of PDM interface. *kDMIC\_PhyHalfSpeed* PDM clock to Microphone is halved, decimator receives each sample twice.

#### 11.4.5.9 enum \_dmic\_status

#### Enumerator

*kStatus\_DMIC\_Busy* DMIC is busy.

kStatus\_DMIC\_Idle DMIC is idle.

kStatus\_DMIC\_OverRunError DMIC over run Error.

kStatus\_DMIC\_UnderRunError DMIC under run Error.

# 11.4.6 Function Documentation

#### 11.4.6.1 uint32\_t DMIC\_GetInstance ( DMIC\_Type \* base )

#### **Parameters**

| base | DMIC peripheral base address. |
|------|-------------------------------|
|------|-------------------------------|

#### Returns

DMIC instance.

### 11.4.6.2 void DMIC\_Init ( DMIC\_Type \* base )

#### **Parameters**

| base : DMIC base |  |
|------------------|--|
|------------------|--|

#### Returns

Nothing

#### 11.4.6.3 void DMIC\_Delnit ( DMIC\_Type \* base )

#### SDK API Reference Manual v2.0.0

#### **Parameters**

| base | : DMIC base |
|------|-------------|
|------|-------------|

#### Returns

Nothing

# 11.4.6.4 void DMIC\_ConfigIO ( DMIC\_Type \* base, dmic\_io\_t config )

#### **Parameters**

| base   | : The base address of DMIC interface |
|--------|--------------------------------------|
| config | : DMIC io configuration              |

#### Returns

Nothing

# 11.4.6.5 void DMIC\_SetOperationMode ( DMIC\_Type \* base, operation\_mode\_t mode )

#### Parameters

| base | : The base address of DMIC interface |
|------|--------------------------------------|
| mode | : DMIC mode                          |

#### Returns

Nothing

11.4.6.6 void DMIC\_ConfigChannel ( DMIC\_Type \* base, dmic\_channel\_t channel, stereo\_side\_t side, dmic\_channel\_config\_t \* channel\_config\_)

| Parameters |
|------------|
|------------|

#### **DMIC Driver**

| base           | : The base address of DMIC interface     |
|----------------|------------------------------------------|
| channel        | : DMIC channel                           |
| side           | : stereo_side_t, choice of left or right |
| channel_config | : Channel configuration                  |

#### Returns

Nothing

# 11.4.6.7 void DMIC\_Use2fs ( DMIC\_Type \* base, bool use2fs )

#### Parameters

| base   | : The base address of DMIC interface |
|--------|--------------------------------------|
| use2fs | : clock scaling                      |

#### Returns

Nothing

# 11.4.6.8 void DMIC\_EnableChannnel ( DMIC\_Type \* base, uint32\_t channelmask )

#### Parameters

| base        | : The base address of DMIC interface |
|-------------|--------------------------------------|
| channelmask | : Channel selection                  |

#### Returns

Nothing

# 11.4.6.9 void DMIC\_FifoChannel ( DMIC\_Type \* base, uint32\_t channel, uint32\_t trig\_level, uint32\_t enable, uint32\_t resetn )

#### Parameters

| base       | : The base address of DMIC interface |
|------------|--------------------------------------|
| channel    | : DMIC channel                       |
| trig_level | : FIFO trigger level                 |
| enable     | : FIFO level                         |
| resetn     | : FIFO reset                         |

#### Returns

Nothing

# 11.4.6.10 static uint32\_t DMIC\_FifoGetStatus ( DMIC\_Type \* base, uint32\_t channel ) [inline], [static]

#### **Parameters**

| base    | : The base address of DMIC interface |
|---------|--------------------------------------|
| channel | : DMIC channel                       |

#### Returns

FIFO status

# 11.4.6.11 static void DMIC\_FifoClearStatus ( DMIC\_Type \* base, uint32\_t channel, uint32\_t mask ) [inline], [static]

#### Parameters

| base    | : The base address of DMIC interface |
|---------|--------------------------------------|
| channel | : DMIC channel                       |
| mask    | : Bits to be cleared                 |

#### Returns

FIFO status

# 11.4.6.12 static uint32\_t DMIC\_FifoGetData ( DMIC\_Type \* base, uint32\_t channel ) [inline], [static]

SDK API Reference Manual v2.0.0

#### **DMIC Driver**

#### **Parameters**

| base    | : The base address of DMIC interface |
|---------|--------------------------------------|
| channel | : DMIC channel                       |

#### Returns

FIFO data

# 11.4.6.13 void DMIC\_EnableIntCallback ( DMIC\_Type \* base, dmic\_callback\_t cb )

This function enables the interrupt for the selected DMIC peripheral. The callback function is not enabled until this function is called.

#### **Parameters**

| base | Base address of the DMIC peripheral.         |
|------|----------------------------------------------|
| cb   | callback Pointer to store callback function. |

#### Return values

| None. |  |
|-------|--|
|       |  |

# 11.4.6.14 void DMIC\_DisableIntCallback ( DMIC\_Type \* base, dmic\_callback\_t cb )

This function disables the interrupt for the selected DMIC peripheral.

#### **Parameters**

| base | Base address of the DMIC peripheral.        |
|------|---------------------------------------------|
| cb   | callback Pointer to store callback function |

#### Return values

| None. |
|-------|
|-------|

#### 11.5 DMIC DMA Driver

#### 11.5.1 Overview

#### **Files**

• file fsl dmic dma.h

#### **Data Structures**

• struct dmic\_transfer\_t

DMIC transfer structure. More...

• struct dmic\_dma\_handle\_t

DMIC DMA handle\_More...

# **Typedefs**

• typedef void(\* dmic\_dma\_transfer\_callback\_t )(DMIC\_Type \*base, dmic\_dma\_handle\_t \*handle, status\_t status, void \*userData)

\*DMIC transfer callback function.

#### **DMA** transactional

- status\_t DMIC\_TransferCreateHandleDMA (DMIC\_Type \*base, dmic\_dma\_handle\_t \*handle, dmic\_dma\_transfer\_callback\_t callback, void \*userData, dma\_handle\_t \*rxDmaHandle)
   Initializes the DMIC handle which is used in transactional functions.
- status\_t DMIC\_TransferReceiveDMA (DMIC\_Type \*base, dmic\_dma\_handle\_t \*handle, dmic\_transfer\_t \*xfer, uint32\_t dmic\_channel)

Receives data using DMA.

- void DMIC\_TransferAbortReceiveDMA (DMIC\_Type \*base, dmic\_dma\_handle\_t \*handle) Aborts the received data using DMA.
- status\_t DMIC\_TransferGetReceiveCountDMA (DMIC\_Type \*base, dmic\_dma\_handle\_t \*handle, uint32\_t \*count)

Get the number of bytes that have been received.

#### 11.5.2 Data Structure Documentation

#### 11.5.2.1 struct dmic transfer t

#### **Data Fields**

uint16\_t \* data
 The buffer of data to be transfer.

size\_t dataSize

SDK API Reference Manual v2.0.0

#### **DMIC DMA Driver**

The byte count to be transfer.

#### 11.5.2.1.0.8 Field Documentation

11.5.2.1.0.8.1 uint16 t\* dmic transfer t::data

11.5.2.1.0.8.2 size\_t dmic\_transfer\_t::dataSize

#### 11.5.2.2 struct \_dmic\_dma\_handle

#### **Data Fields**

• DMIC\_Type \* base

DMIC peripheral base address.

• dma\_handle\_t \* rxDmaHandle

The DMA RX channel used.

• dmic\_dma\_transfer\_callback\_t callback

Callback function.

void \* userData

DMIC callback function parameter.

• size t transferSize

Size of the data to receive.

volatile uint8\_t state

Internal state of DMIC DMA transfer.

#### 11.5.2.2.0.9 Field Documentation

- 11.5.2.2.0.9.1 DMIC Type\* dmic dma handle t::base
- 11.5.2.2.0.9.2 dma\_handle\_t\* dmic dma handle t::rxDmaHandle
- 11.5.2.2.0.9.3 dmic dma transfer callback t dmic dma handle t::callback
- 11.5.2.2.0.9.4 void\* dmic\_dma\_handle\_t::userData
- 11.5.2.2.0.9.5 size t dmic dma handle t::transferSize

#### 11.5.3 Typedef Documentation

- 11.5.3.1 typedef void(\* dmic\_dma\_transfer\_callback\_t)(DMIC\_Type \*base, dmic\_dma\_handle\_t \*handle, status\_t status, void \*userData)
- 11.5.4 Function Documentation
- 11.5.4.1 status\_t DMIC\_TransferCreateHandleDMA ( DMIC\_Type \* base, dmic\_dma\_handle\_t \* handle, dmic\_dma\_transfer\_callback\_t callback, void \* userData, dma\_handle\_t \* rxDmaHandle )

#### **Parameters**

| base        | DMIC peripheral base address.                  |
|-------------|------------------------------------------------|
| handle      | Pointer to dmic_dma_handle_t structure.        |
| callback    | Callback function.                             |
| userData    | User data.                                     |
| rxDmaHandle | User-requested DMA handle for RX DMA transfer. |

# 11.5.4.2 status\_t DMIC\_TransferReceiveDMA ( DMIC\_Type \* base, dmic\_dma\_handle\_t \* handle, dmic\_transfer\_t \* xfer, uint32\_t dmic\_channel )

This function receives data using DMA. This is a non-blocking function, which returns right away. When all data is received, the receive callback function is called.

#### **Parameters**

| base         | USART peripheral base address.                    |
|--------------|---------------------------------------------------|
| handle       | Pointer to usart_dma_handle_t structure.          |
| xfer         | DMIC DMA transfer structure. See dmic_transfer_t. |
| dmic_channel | DMIC channel                                      |

#### Return values

| 1.0             |   |
|-----------------|---|
| kStatus Success | , |
|                 |   |

# 11.5.4.3 void DMIC\_TransferAbortReceiveDMA ( DMIC\_Type \* base, dmic\_dma\_handle\_t \* handle )

This function aborts the received data using DMA.

#### **Parameters**

| base   | DMIC peripheral base address           |
|--------|----------------------------------------|
| handle | Pointer to dmic_dma_handle_t structure |

# 11.5.4.4 status\_t DMIC\_TransferGetReceiveCountDMA ( DMIC\_Type \* base, dmic dma handle t \* handle, uint32 t \* count )

This function gets the number of bytes that have been received.

SDK API Reference Manual v2.0.0 **NXP Semiconductors** 111

# **DMIC DMA Driver**

# Parameters

| base   | DMIC peripheral base address. |
|--------|-------------------------------|
| handle | DMIC handle pointer.          |
| count  | Receive bytes count.          |

# Return values

| kStatus_NoTransferIn-<br>Progress | No receive in progress.                       |
|-----------------------------------|-----------------------------------------------|
| kStatus_InvalidArgument           | Parameter is invalid.                         |
| kStatus_Success                   | Get successfully through the parameter count; |

## Chapter 12 EEPROM memory driver

## 12.1 Overview

The KSDK provides a peripheral driver for the eeprom module of Lpc devices.

## 12.2 Typical use case

```
eeprom_config_t config;
eeprom_GetDefaultConfig(&config);
eeprom_Init(base, &config);
eeprom_WritePage(base, pageNum, data);
```

## **Data Structures**

• struct eeprom\_config\_t

EEPROM region configuration structure. More...

## **Enumerations**

```
    enum eeprom_auto_program_t {
        kEEPROM_AutoProgramDisable = 0x0,
        kEEPROM_AutoProgramWriteWord = 0x1,
        kEEPROM_AutoProgramLastWord = 0x2 }
        EEPROM automatic program option.
    enum eeprom_interrupt_enable_t { kEEPROM_ProgramFinishInterruptEnable = EEPROM_INTE-NSET_PROG_SET_EN_MASK }
        EEPROM interrupt source.
```

### **Driver version**

• #define FSL\_EEPROM\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) EEPROM driver version 2.0.0.

## Initialization and deinitialization

- void EEPROM\_Init (EEPROM\_Type \*base, const eeprom\_config\_t \*config, uint32\_t sourceClock\_Hz)
- *Initializes the EEPROM with the user configuration structure.*
- void EEPROM\_GetDefaultConfig (eeprom\_config\_t \*config)
  - Get EEPROM default configure settings.
- void **EEPROM\_Deinit** (EEPROM\_Type \*base)

Deinitializes the EEPROM regions.

#### **Data Structure Documentation**

## **Basic Control Operations**

• static void EEPROM\_SetAutoProgram (EEPROM\_Type \*base, eeprom\_auto\_program\_t auto-Program)

Set EEPROM automatic program feature.

- static void EEPROM\_SetPowerDownMode (EEPROM\_Type \*base, bool enable) Set EEPROM to in/out power down mode.
- static void EEPROM\_EnableInterrupt (EEPROM\_Type \*base, uint32\_t mask) Enable EEPROM interrupt.
- static void EEPROM\_DisableInterrupt (EEPROM\_Type \*base, uint32\_t mask)

  Disable EEPROM interrupt.
- static uint32\_t EEPROM\_GetInterruptStatus (EEPROM\_Type \*base)

Get the status of all interrupt flags for ERPROM.

• static uint32\_t <u>EEPROM\_GetEnabledInterruptStatus</u> (EEPROM\_Type \*base)

Get the status of enabled interrupt flags for ERPROM.

- static void EEPROM\_SetInterruptFlag (EEPROM\_Type \*base, uint32\_t mask) Set interrupt flags manually.
- static void EEPROM\_ClearInterruptFlag (EEPROM\_Type \*base, uint32\_t mask) Clear interrupt flags manually.
- status\_t EEPROM\_WriteWord (EEPROM\_Type \*base, uint32\_t offset, uint32\_t data)

  Write a word data in address of EEPROM.
- status\_t EEPROM\_WritePage (EEPROM\_Type \*base, uint32\_t pageNum, uint32\_t \*data) Write a page data into EEPROM.

### 12.3 Data Structure Documentation

## 12.3.1 struct eeprom config t

#### **Data Fields**

• eeprom\_auto\_program\_t autoProgram

Automatic program feature.

• uint8 t readWaitPhase1

EEPROM read waiting phase 1.

uint8 t readWaitPhase2

EEPROM read waiting phase 2.

• uint8 t writeWaitPhase1

EEPROM write waiting phase 1.

uint8\_t writeWaitPhase2

EEPROM write waiting phase 2.

uint8\_t writeWaitPhase3

EEPROM write waiting phase 3.

bool lockTimingParam

*If lock the read and write wait phase settings.* 

#### 12.3.1.0.0.10 Field Documentation

#### 12.3.1.0.0.10.1 eeprom auto program t eeprom config t::autoProgram

## 12.4 Macro Definition Documentation

## 12.4.1 #define FSL\_EEPROM\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0))

## 12.5 Enumeration Type Documentation

## 12.5.1 enum eeprom\_auto\_program\_t

#### Enumerator

kEEPROM\_AutoProgramDisable Disable auto program.kEEPROM\_AutoProgramWriteWord Auto program triggered after 1 word is written.kEEPROM\_AutoProgramLastWord Auto program triggered after last word of a page written.

## 12.5.2 enum eeprom\_interrupt\_enable\_t

#### Enumerator

kEEPROM\_ProgramFinishInterruptEnable Interrupt while program finished.

### 12.6 Function Documentation

## 12.6.1 void EEPROM\_Init ( EEPROM\_Type \* base, const eeprom\_config\_t \* config, uint32 t sourceClock Hz )

This function configures the EEPROM module with the user-defined configuration. This function also sets the internal clock frequency to about 155kHz according to the source clock frequency.

#### **Parameters**

| base              | EEPROM peripheral base address.             |
|-------------------|---------------------------------------------|
| config            | The pointer to the configuration structure. |
| sourceClock<br>Hz | EEPROM source clock frequency in Hz.        |

## 12.6.2 void EEPROM\_GetDefaultConfig ( eeprom\_config\_t \* config )

#### **Parameters**

| config | EEPROM config structure pointer. |
|--------|----------------------------------|
|--------|----------------------------------|

## 12.6.3 void EEPROM Deinit ( EEPROM Type \* base )

#### **Parameters**

| base | EEPROM peripheral base address. |
|------|---------------------------------|
|------|---------------------------------|

## 12.6.4 static void EEPROM\_SetAutoProgram ( EEPROM\_Type \* base, eeprom\_auto\_program\_t autoProgram ) [inline], [static]

EEPROM write always needs a program and erase cycle to write the data into EEPROM. This program and erase cycle can be finished automatically or manually. If users want to use or disable auto program feature, users can call this API.

#### **Parameters**

| base        | EEPROM peripheral base address.          |
|-------------|------------------------------------------|
| autoProgram | EEPROM auto program feature need to set. |

## 12.6.5 static void EEPROM\_SetPowerDownMode ( EEPROM\_Type \* base, bool enable ) [inline], [static]

This function make EEPROM eneter or out of power mode. Notice that, users shall not put EEPROM into power down mode while there is still any pending EEPROM operation. While EEPROM is wakes up from power down mode, any EEPROM operation has to be suspended for 100 us.

### **Parameters**

| base   | EEPROM peripheral base address.                           |
|--------|-----------------------------------------------------------|
| enable | True means enter to power down mode, false means wake up. |

## 12.6.6 static void EEPROM\_EnableInterrupt ( EEPROM\_Type \* base, uint32\_t mask ) [inline], [static]

#### **Parameters**

| base | EEPROM peripheral base address.                                                                        |  |
|------|--------------------------------------------------------------------------------------------------------|--|
| mask | EEPROM interrupt enable mask. It is a logic OR of members the enumeration :: eeprom_interrupt_enable_t |  |

## 12.6.7 static void EEPROM\_DisableInterrupt ( EEPROM\_Type \* base, uint32\_t mask ) [inline], [static]

### **Parameters**

| base | EEPROM peripheral base address.                                                                        |  |
|------|--------------------------------------------------------------------------------------------------------|--|
| mask | EEPROM interrupt enable mask. It is a logic OR of members the enumeration :: eeprom_interrupt_enable_t |  |

## 12.6.8 static uint32\_t EEPROM\_GetInterruptStatus ( EEPROM\_Type \* base ) [inline], [static]

#### **Parameters**

| base | EEPROM peripheral base address. |
|------|---------------------------------|
|------|---------------------------------|

### Returns

EEPROM interrupt flag status

## 12.6.9 static uint32\_t EEPROM\_GetEnabledInterruptStatus ( EEPROM\_Type \* base ) [inline], [static]

## **Parameters**

| base | EEPROM peripheral base address. |
|------|---------------------------------|

#### Returns

EEPROM enabled interrupt flag status

## 12.6.10 static void EEPROM\_SetInterruptFlag ( EEPROM\_Type \* base, uint32\_t mask ) [inline], [static]

This API trigger a interrupt manually, users can no need to wait for hardware trigger interrupt. Call this API will set the corresponding bit in INSTAT register.

#### **Parameters**

| base | EEPROM peripheral base address.                                                    |  |
|------|------------------------------------------------------------------------------------|--|
| mask | EEPROM interrupt flag need to be set. It is a logic OR of members of enumeration:: |  |
|      | eeprom_interrupt_enable_t                                                          |  |

## 12.6.11 static void EEPROM\_ClearInterruptFlag ( EEPROM\_Type \* base, uint32\_t mask ) [inline], [static]

This API clears interrupt flags manually. Call this API will clear the corresponding bit in INSTAT register.

#### **Parameters**

| base | EEPROM peripheral base address.           |                                |
|------|-------------------------------------------|--------------------------------|
| mask | EEPROM interrupt flag need to be cleared. | It is a logic OR of members of |
|      | enumeration:: eeprom_interrupt_enable_t   |                                |

## 12.6.12 status\_t EEPROM\_WriteWord ( EEPROM\_Type \* base, uint32\_t offset, uint32\_t data )

Users can write a page or at least a word data into EEPROM address.

#### **Parameters**

| base   | EEPROM peripheral base address.                                                 |  |
|--------|---------------------------------------------------------------------------------|--|
| offset | Offset from the begining address of EEPROM. This value shall be 4-byte aligned. |  |
| data   | Data need be write.                                                             |  |

## 12.6.13 status\_t EEPROM\_WritePage ( EEPROM\_Type \* base, uint32\_t pageNum, uint32\_t \* data )

Users can write a page or at least a word data into EEPROM address.

Parameters

SDK API Reference Manual v2.0.0

| base    | EEPROM peripheral base address.                                         |
|---------|-------------------------------------------------------------------------|
| pageNum | Page number to be written.                                              |
| data    | Data need be write. This array data size shall equals to the page size. |

## Chapter 13

## **EMC: External Memory Controller Driver**

### 13.1 Overview

The KSDK provides a peripheral driver for the External Memory Controller block of Kinetis devices.

The EMC driver is provides support for synchronous static memory devices such as RAM, rom and flash, in addition to dynamic memories such as single data rate SDRAM with an SDRAM clock of up to 100Mhz. From software control, three mainly function blocks are related:

- 1. Baisc controller a. Timing control with programmable delay elements. b. Module enable.
- 2. Dynamic memory controller
- 3. Static memory controller

When using EMC, call EMC\_Init() function firstly to do module basic initialize. Note that this function enables the module clock, configure the module system level clock/delay and enable the module. It is the initialization of the Basic controller. To initialize the external dynamic memory. The EMC\_DynamicMemInit() function shall be called before you can access any dynamic memory. The EMC\_DynamicMemInit() function is provided to initialize the Static memory controller and it shall be called when you want to access any exterenal static memory. The function EMC\_Deinit() deinitializes the EMC module.

EMC Provides many basic opeartion APIs for application to do flexible control. The function EMC\_Enable() is provided to enable/disable the EMC module. The function EMC\_EnableDynamicMemControl() is provided to enable/disable the EMC dynamic memory controller. The function EMC\_Send-DynamicMemCommand() is provided to send the NOP/PRECHARGE/MODE/SELF-REFRESH commands. Call EMC\_EnterLowPowerMode() to enter or exit the low-power mode. There is a calibration function EMC\_DelayCalibrate() which do calibration of the EMC programmable delays by providing a real-time representation of the values of those deays.

## 13.2 Typical use case

This example shows how to use the EMC to initialize the external 64M 16-bit bus width SDRAM chip (4 banks nd 9 columns). The SDRAM is on the CS0.

First, initialize the EMC Controller.

```
// Basic configuration
emc_basic_config_t basiConfig =
{
    kEMC_LittleEndian,
    kEMC_IntloopbackEmcclk,
    1,    // EMC CLOCK DIV is 2
    7,    // cmd delay is 7
    7,    // feeback clock delay is 7
};

// Dynamic timing configuration.
emc_dynamic_timing_config_t timing =
{
```

SDK API Reference Manual v2.0.0

```
(64000000/4096).
                       // refresh period in unit of nanosecond
    kEMC_Cmddelay,
    18, //tRP
    42, //tRAS
    70, // TSREX
    2, //TAPR
5, //TDAL
    6, //TWR
    60, //TRC
    64, //TREF
   70, //TXSR
12, //TRRD
   12, //TMRD
// EMC dynamic memory chip independent configuration.
emc_dynamic_chip_config_t dynConfig =
        // dynamic memory chip 0
   kEMC_Sdram,
    2, \hspace{0.1in} // RAS delay is 2 EMC clock cycles
    0x23, // Burst length is 8, CAS latency is 2.
    0x09, // 16-bit high performance, 4 banks, 9 columns
// EMC controller initialization.
uint8_t totalDynchips = 1;
EMC_Init(base, &basiConfig);
EMC_DynamicMemInit(base, &timing, &dynConfig, totalDynchips);
// Add Delay Calibration
APP_DelayCal()
// R/W access to SDRAM Memory
```

For the APP\_DelayCal(): The system configure provided the command and feedback clock delay calibration for EMC EMCDYCTRL and EMCCAL. Application may require the change for these two system configure register. please use the recommded work flow to choose the best delay.

```
volatile uint32_t ringoscount[2] = {0,0};

// function calibration
uint32_t calibration(uint16_t times)
{
    uint32_t i;
    uint32_t value;
    uint32_t count = 0;

    if (!times)
    {
        return 0;
    }

    for (i = 0; i < times; i++)
    {
        value = SYSCON->EMCDLYCAL & ~0x4000;
        SYSCON->EMCDLYCAL = value | 0x4000;

        while ((SYSCON->EMCDLYCAL & 0x8000) == 0x0000)
        {
            value = SYSCON->EMCDLYCAL;
        }
        count += (value & 0xFF);
    }
    return (count / times);
}
```

SDK API Reference Manual v2.0.0

123

```
// sdram read and write test function
uint32_t sdram_rwtest( void )
 volatile uint32_t *wr_ptr;
 volatile uint16_t *short_wr_ptr;
 uint32_t data;
 uint32_t i, j;
 wr_ptr = (uint32_t *)SDRAM_BASE;
 short_wr_ptr = (uint16_t *)wr_ptr;
  /\star Clear content before 16 bit access test \star/
 memset(wr_ptr, 0, SDRAM_SIZE/4);
 /* 16 bit write */
  for (i = 0; i < SDRAM_SIZE/0x40000; i++)</pre>
    for (j = 0; j < 0x10000; j++)
      *short_wr_ptr++ = (i + j);
     *short_wr_ptr++ = (i + j) + 1;
  /* Verifying */
 wr_ptr = (uint32_t *)SDRAM_BASE;
 for (i = 0; i < SDRAM_SIZE/0x40000; i++)</pre>
    for (j = 0; j < 0x10000; j++)
    {
      data = *wr_ptr;
     if (data != (((((i + j) + 1) & 0xFFFF) << 16) | ((i + j) & 0xFFFF)))
     return 0x0;
      wr_ptr++;
 return 0x1;
// find the best cmd delay
uint32_t find_cmddly(void)
 uint32_t cmddly, cmddlystart, cmddlyend, dwtemp;
 uint32_t ppass = 0x0, pass = 0x0;
 cmddly = 0x0;
 cmddlystart = cmddlyend = 0xFF;
 while (cmddly < 32)</pre>
 dwtemp = SYSCON->EMCDLYCTRL & ~0x1F;
 SYSCON->EMCDLYCTRL = dwtemp | cmddly;
 if (sdram_rwtest() == 0x1)
    /* Test passed */
    if (cmddlystart == 0xFF)
   cmddlystart = cmddly;
   ppass = 0x1;
 else
    /* Test failed */
   if (ppass == 1)
```

```
cmddlyend = cmddly;
   pass = 0x1;
   ppass = 0x0;
 /* Try next value */
 cmddly++;
  /\star If the test passed, the we can use the average of the min and max values to get an optimal DQSIN delay
  if (pass == 0x1)
 cmddly = (cmddlystart + cmddlyend) / 2;
 else if (ppass == 0x1)
 cmddly = (cmddlystart + 0x1F) / 2;
 else
  /\star A working value couldn't be found, just pick something safe so the system doesn't become unstable \star/
 cmddly = 0x10;
 dwtemp = SYSCON->EMCDLYCTRL & ~0x1F;
 SYSCON->EMCDLYCTRL = dwtemp | cmddly;
 return (pass | ppass);
// found the best feedback delay
uint32_t find_fbclkdly(void)
 uint32_t fbclkdly, fbclkdlystart, fbclkdlyend, dwtemp;
 uint32_t ppass = 0x0, pass = 0x0;
 fbclkdly = 0x0;
 fbclkdlystart = fbclkdlyend = 0xFF;
 while (fbclkdly < 32)</pre>
 dwtemp = SYSCON->EMCDLYCTRL & ~0x1F00;
 {\tt SYSCON->EMCDLYCTRL = dwtemp + (fbclkdly << 8);}
 if (sdram_rwtest() == 0x1)
    /* Test passed */
   if (fbclkdlystart == 0xFF)
   fbclkdlystart = fbclkdly;
   }
   ppass = 0x1;
 else
   /* Test failed */
   if (ppass == 1)
   fbclkdlyend = fbclkdly;
   pass = 0x1;
   ppass = 0x0;
 /* Try next value */
```

**SDK API Reference Manual v2.0.0** 

```
fbclkdlv++;
  /* If the test passed, the we can use the average of the min and max values to get an optimal DQSIN delay
  if (pass == 0x1)
  fbclkdly = (fbclkdlystart + fbclkdlyend) / 2;
 else if (ppass == 0x1)
  fbclkdly = (fbclkdlystart + 0x1F) / 2;
 else
  /\star A working value couldn't be found, just pick something safe so the system doesn't become unstable \star/
  fbclkdly = 0x10;
 dwtemp = SYSCON->EMCDLYCTRL & ~0x1F00;
 SYSCON->EMCDLYCTRL = dwtemp | (fbclkdly << 8);
 return (pass | ppass);
// adjust the found the delay to the system configuration delay control register
void adjust_timing( void )
 uint32_t dwtemp, cmddly, fbclkdly;
  /* Current value */
 ringosccount[1] = calibration();
 dwtemp = SYSCON->EMCDLYCTRL;
 cmddly = ((dwtemp & 0x1F) * ringosccount[0] / ringosccount[1]) & 0x1F;
 fbclkdly = ((dwtemp & 0x1F00) * ringosccount[0] / ringosccount[1]) & 0x1F00;
 SYSCON->EMCDLYCTRL = (dwtemp & ~0x1F1F) | fbclkdly | cmddly;
APP_DelayCal()
   ringosccount[0] = calibration();
 if (find\_cmddly() == 0x0)
   while (1); /* fatal error */
 if (find_fbclkdly() == 0x0)
   while (1); /* fatal error */
   adjust_timing();
```

### **Data Structures**

- struct emc\_dynamic\_timing\_config\_t
  - EMC dynamic timing/delay configure structure. More...
- struct emc\_dynamic\_chip\_config\_t
  - EMC dynamic memory controller independent chip configuration structure. More...
- struct emc\_static\_chip\_config\_t

#### SDK API Reference Manual v2.0.0

EMC static memory controller independent chip configuration structure. More...

struct emc\_basic\_config\_t

EMC module basic configuration structure. More...

### **Macros**

• #define EMC\_STATIC\_MEMDEV\_NUM (4U)

Define the chip numbers for dynamic and static memory devices.

## **Enumerations**

```
• enum emc static memwidth t {
 kEMC_8BitWidth = 0x0U,
 kEMC_16BitWidth,
 kEMC 32BitWidth }
    Define EMC memory width for static memory device.
enum emc_static_special_config_t {
 kEMC AsynchronosPageEnable = 0x0008U,
 kEMC_ActiveHighChipSelect = 0x0040U,
 kEMC_ByteLaneStateAllLow = 0x0080U,
 kEMC ExtWaitEnable = 0x0100U,
 kEMC BufferEnable = 0x80000U }
    Define EMC static configuration.
enum emc_dynamic_device_t {
 kEMC Sdram = 0x0U,
 kEMC_Lpsdram }
    EMC dynamic memory device.
enum emc_dynamic_read_t {
 kEMC_NoDelay = 0x0U,
 kEMC_Cmddelay,
 kEMC CmdDelayPulseOneclk,
 kEMC_CmddelayPulsetwoclk }
    EMC dynamic read strategy.
enum emc_endian_mode_t {
 kEMC_LittleEndian = 0x0U,
 kEMC_BigEndian }
    EMC endian mode.
enum emc_fbclk_src_t {
 kEMC IntloopbackEmcclk = 0U,
 kEMC EMCFbclkInput }
    EMC Feedback clock input source select.
```

## **Driver version**

• #define FSL\_EMC\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) EMC driver version 2.0.0.

## **EMC** Initialize and de-initialize opeartion

- void EMC\_Init (EMC\_Type \*base, emc\_basic\_config\_t \*config)
   Initializes the basic for EMC.
- void EMC\_DynamicMemInit (EMC\_Type \*base, emc\_dynamic\_timing\_config\_t \*timing, emc\_dynamic\_chip\_config\_t \*config\_ timing\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic\_toffic

Initializes the dynamic memory controller.

void EMC\_StaticMemInit (EMC\_Type \*base, uint32\_t \*extWait\_Ns, emc\_static\_chip\_config\_t \*config, uint32\_t totalChips)

*Initializes the static memory controller.* 

• void EMC\_Deinit (EMC\_Type \*base)

Deinitializes the EMC module and gates the clock.

## **EMC Basic Operation**

• static void EMC\_Enable (EMC\_Type \*base, bool enable)

Enables/disables the EMC module.

• static void EMC\_EnableDynamicMemControl (EMC\_Type \*base, bool enable)

Enables/disables the EMC Dynaimc memory controller.

• static void EMC\_MirrorChipAddr (EMC\_Type \*base, bool enable)

Enables/disables the EMC address mirror.

• static void EMC\_EnterSelfRefreshCommand (EMC\_Type \*base, bool enable)

Enter the self-refresh mode for dynamic memory controller.

• static bool EMC\_IsInSelfrefreshMode (EMC\_Type \*base)

Get the operating mode of the EMC.

• static void EMC\_EnterLowPowerMode (EMC\_Type \*base, bool enable)

Enter/exit the low-power mode.

### 13.3 Data Structure Documentation

## 13.3.1 struct emc\_dynamic\_timing\_config\_t

### **Data Fields**

• uint32\_t refreshPeriod\_Nanosec

The refresh period in unit of nanosecond.

• uint32 t tRp Ns

Precharge command period in unit of nanosecond.

• uint32\_t tRas\_Ns

Active to precharge command period in unit of nanosecond.

• uint32\_t tSrex\_Ns

Self-refresh exit time in unit of nanosecond.

uint32\_t tApr\_Ns

Last data out to active command time in unit of nanosecond.

uint32\_t tDal\_Ns

Data-in to active command in unit of nanosecond.

• uint32\_t tWr\_Ns

Write recovery time in unit of nanosecond.

• uint32 t tRc Ns

Active to active command period in unit of nanosecond.

#### SDK API Reference Manual v2.0.0

### **Data Structure Documentation**

- uint32 t tRfc Ns
  - Auto-refresh period and auto-refresh to active command period in unit of nanosecond.
- uint32\_t tXsr\_Ns
  - Exit self-refresh to active command time in unit of nanosecond.
- uint32\_t tRrd\_Ns
  - Active bank A to active bank B latency in unit of nanosecond.
- uint8\_t tMrd\_Nclk

Load mode register to active command time in unit of EMCCLK cycles.

#### 13.3.1.0.0.11 Field Documentation

```
13.3.1.0.0.11.1 uint32_t emc_dynamic_timing_config_t::refreshPeriod_Nanosec
```

```
13.3.1.0.0.11.2 uint32_t emc_dynamic_timing_config_t::tRp_Ns
```

### 13.3.2 struct emc dynamic chip config t

Please take refer to the address mapping table in the RM in EMC chapter when you set the "devAddrMap". Choose the right Bit  $14 \, \text{Bit} 12 \sim \text{Bit} 7$  group in the table according to the bus width/banks/row/colum length for you device. Set devAddrMap with the value make up with the seven bits (bit14 bit12  $\sim$  bit 7) and inset the bit 13 with 0. for example, if the bit 14 and bit12  $\sim$  bit7 is 1000001 is choosen according to the 32bit high-performance bus width with 2 banks,  $11 \, \text{row}$  lwngth, 8 column length. Set devAddrMap with 0x81.

### **Data Fields**

- uint8\_t chipIndex
  - Chip Index, range from  $0 \sim EMC_DYNAMIC_MEMDEV_NUM 1$ .
- emc dynamic device t dynamicDevice

All chips shall use the same device setting.

- uint8 trAS Nclk
  - Active to read/write delay tRCD.
- uint16\_t sdramModeReg
  - Sdram mode register setting.
- uint16\_t sdramExtModeReg
  - Used for low-power sdram device.
- uint8\_t devAddrMap

dynamic device address mapping, choose the address mapping for your specific device.

#### 13.3.2.0.0.12 Field Documentation

- 13.3.2.0.0.12.1 uint8\_t emc\_dynamic\_chip\_config\_t::chipIndex
- 13.3.2.0.0.12.2 emc\_dynamic\_device\_t emc\_dynamic chip\_config\_t::dynamicDevice

mixed use are not supported.

- 13.3.2.0.0.12.3 uint8 t emc dynamic chip config t::rAS Nclk
- 13.3.2.0.0.12.4 uint16 t emc dynamic chip config t::sdramModeReg
- 13.3.2.0.0.12.5 uint16 t emc dynamic chip config t::sdramExtModeReg

The extended mode register.

13.3.2.0.0.12.6 uint8 t emc dynamic chip config t::devAddrMap

## 13.3.3 struct emc static chip config t

### **Data Fields**

- emc\_static\_memwidth\_t memWidth
  - Memory width.
- uint32\_t specailConfig
  - Static configuration, a logical OR of "emc\_static\_special\_config\_t".
- uint32 t tWaitWriteEn Ns
  - *The delay form chip select to write enable in unit of nanosecond.*
- uint32\_t tWaitOutEn\_Ns
  - The delay from chip selcet to output enable in unit of nanosecond.
- uint32\_t tWaitReadNoPage\_Ns
  - *In No-page mode, the delay from chip select to read access in unit of nanosecond.*
- uint32 t tWaitReadPage Ns
  - In page mode, the read after the first read wait states in unit of nanosecond.
- uint32\_t tWaitWrite\_Ns
  - The delay from chip select to write access in unit of nanosecond.
- uint32 t tWaitTurn Ns

*The Bus turn-around time in unit of nanosecond.* 

### **Macro Definition Documentation**

```
13.3.3.0.0.13.1 emc_static_memwidth_t emc_static_chip_config_t::memWidth
13.3.3.0.0.13.2 uint32_t emc_static_chip_config_t::specailConfig
13.3.3.0.0.13.3 uint32_t emc_static_chip_config_t::tWaitWriteEn_Ns
13.3.3.0.0.13.4 uint32_t emc_static_chip_config_t::tWaitOutEn_Ns
13.3.3.0.0.13.5 uint32_t emc_static_chip_config_t::tWaitReadNoPage_Ns
13.3.3.0.0.13.6 uint32_t emc_static_chip_config_t::tWaitReadPage_Ns
13.3.3.0.0.13.7 uint32_t emc_static_chip_config_t::tWaitWrite_Ns
13.3.3.0.0.13.8 uint32_t emc_static_chip_config_t::tWaitTurn_Ns
```

## 13.3.4 struct emc\_basic\_config\_t

Defines the static memory controller configure structure and uses the EMC\_Init() function to make necessary initializations.

#### **Data Fields**

```
    emc_endian_mode_t endian
        Endian mode .
    emc_fbclk_src_t fbClkSrc
        The feedback clock source.
    uint8_t emcClkDiv
        EMC_CLK = AHB_CLK / (emc_clkDiv + 1).
```

### 13.3.4.0.0.14 Field Documentation

```
13.3.4.0.0.14.1 emc_endian_mode_t emc_basic_config_t::endian
13.3.4.0.0.14.2 emc_fbclk_src_t emc_basic_config_t::fbClkSrc
13.3.4.0.0.14.3 uint8_t emc_basic_config_t::emcClkDiv
```

## 13.4 Macro Definition Documentation

```
13.4.1 #define FSL_EMC_DRIVER_VERSION (MAKE_VERSION(2, 0, 0))
```

## 13.4.2 #define EMC\_STATIC\_MEMDEV\_NUM (4U)

## 13.5 Enumeration Type Documentation

## 13.5.1 enum emc\_static\_memwidth\_t

#### Enumerator

kEMC\_8BitWidth 8 bit memory width.kEMC\_16BitWidth 16 bit memory width.kEMC\_32BitWidth 32 bit memory width.

## 13.5.2 enum emc\_static\_special\_config\_t

#### Enumerator

**kEMC\_AsynchronosPageEnable** Enable the asynchronous page mode. page length four.

*kEMC\_ActiveHighChipSelect* Chip select active high.

**kEMC\_ByteLaneStateAllLow** Reads/writes the respective value bits in BLS3:0 are low.

kEMC ExtWaitEnable Extended wait enable.

kEMC\_BufferEnable Buffer enable.

## 13.5.3 enum emc\_dynamic\_device\_t

### Enumerator

**kEMC\_Sdram** Dynamic memory device: SDRAM. **kEMC\_Lpsdram** Dynamic memory device: Low-power SDRAM.

## 13.5.4 enum emc\_dynamic\_read\_t

### Enumerator

**kEMC\_NoDelay** No delay.

**kEMC\_Cmddelay** Command delayed strategy, using EMCCLKDELAY.

**kEMC\_CmdDelayPulseOneclk** Command delayed strategy pluse one clock cycle using EMCCLK-DELAY.

**kEMC\_CmddelayPulsetwoclk** Command delayed strategy pulse two clock cycle using EMCCLK-DELAY.

## 13.5.5 enum emc\_endian\_mode\_t

#### Enumerator

kEMC\_LittleEndian Little endian mode.kEMC\_BigEndian Big endian mode.

## 13.5.6 enum emc\_fbclk\_src\_t

#### Enumerator

**kEMC\_IntloopbackEmcclk** Use the internal loop back from EMC\_CLK output. **kEMC\_EMCFbclkInput** Use the external EMC\_FBCLK input.

## 13.6 Function Documentation

## 13.6.1 void EMC\_Init ( EMC\_Type \* base, emc\_basic\_config\_t \* config )

This function ungates the EMC clock, initializes the emc system configure and enable the EMC module. This function must be called in the first step to initialize the external memory.

#### **Parameters**

| base   | EMC peripheral base address. |
|--------|------------------------------|
| config | The EMC basic configuration. |

# 13.6.2 void EMC\_DynamicMemInit ( EMC\_Type \* base, emc\_dynamic\_timing\_-config\_t \* timing, emc\_dynamic\_chip\_config\_t \* config, uint32\_t totalChips )

This function initializes the dynamic memory controller in external memory controller. This function must be called after EMC\_Init and before accessing the external dynamic memory.

#### **Parameters**

| base   | EMC peripheral base address.                                                                 |
|--------|----------------------------------------------------------------------------------------------|
| timing |                                                                                              |
|        | all dynamica memory chips, threfore the worst timing value for all used chips must be given. |

| configure  | The EMC dynamic memory controller chip independent configuration pointer. This configuration pointer is actually pointer to a configration array. the array number depends on the "totalChips". |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| totalChips | The total dynamic memory chip numbers been used or the length of the "emcdynamic_chip_config_t" type memory.                                                                                    |

## 13.6.3 void EMC\_StaticMemInit ( EMC\_Type \* base, uint32\_t \* extWait\_Ns, emc\_static\_chip\_config\_t \* config, uint32\_t totalChips )

This function initializes the static memory controller in external memory controller. This function must be called after EMC\_Init and before accessing the external static memory.

#### **Parameters**

| base       | EMC peripheral base address.                                                                                                                                                                   |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| extWait_Ns | The extended wait timeout or the read/write transfer time. This is common for all static memory chips and set with NULL if not required.                                                       |
| configure  | The EMC static memory controller chip independent configuration pointer. This configuration pointer is actually pointer to a configration array. the array number depends on the "totalChips". |
| totalChips | The total static memory chip numbers been used or the length of the "emc_staticchip_config_t" type memory.                                                                                     |

## 13.6.4 void EMC\_Deinit ( EMC\_Type \* base )

This function gates the EMC controller clock. As a result, the EMC module doesn't work after calling this function.

### Parameters

| base | EMC peripheral base address. |
|------|------------------------------|

## 13.6.5 static void EMC\_Enable ( EMC\_Type \* base, bool enable ) [inline], [static]

#### **Parameters**

| base   | EMC peripheral base address.           |
|--------|----------------------------------------|
| enable | True enable EMC module, false disable. |

## 13.6.6 static void EMC\_EnableDynamicMemControl ( EMC\_Type \* base, bool enable ) [inline], [static]

#### **Parameters**

| base   | EMC peripheral base address.                              |
|--------|-----------------------------------------------------------|
| enable | True enable EMC dynamic memory controller, false disable. |

## 13.6.7 static void EMC\_MirrorChipAddr ( EMC\_Type \* base, bool enable ) [static]

Enable the address mirror the EMC\_CS1is mirrored to both EMC\_CS0 and EMC\_DYCS0 memory areas. Disable the address mirror enables EMC\_cS0 and EMC\_DYCS0 memory to be accessed.

#### **Parameters**

| base   | EMC peripheral base address.                                      |
|--------|-------------------------------------------------------------------|
| enable | True enable the address mirror, false disable the address mirror. |

## 13.6.8 static void EMC EnterSelfRefreshCommand ( EMC Type \* base, bool enable ) [inline],[static]

This function provided self-refresh mode enter or exit for application.

## **Parameters**

| base   | EMC peripheral base address.                                                            |
|--------|-----------------------------------------------------------------------------------------|
| enable | True enter the self-refresh mode, false to exit self-refresh and enter the normal mode. |

## 13.6.9 static bool EMC\_lsInSelfrefreshMode ( EMC\_Type \* base ) [inline], [static]

This function can be used to get the operating mode of the EMC.

## Parameters

| base | EMC peripheral base address. |
|------|------------------------------|
|------|------------------------------|

## Returns

The EMC in self-refresh mode if true, else in normal mode.

## 13.6.10 static void EMC\_EnterLowPowerMode ( EMC\_Type \* base, bool enable ) [inline], [static]

## Parameters

| base   | EMC peripheral base address.                                                        |
|--------|-------------------------------------------------------------------------------------|
| enable | True Enter the low-power mode, false exit low-power mode and return to normal mode. |

## Chapter 14

**ENET: Ethernet Driver** 

## 14.1 Overview

The KSDK provides a peripheral driver for the 10/100 Mbps Ethernet (ENET)module of LPC devices.

Use the ENET\_GetDefaultConfig() to get the default basic configuration, Use the default configuration unchanged or changed as the input to the ENET\_Init() to do basic configuration for ENET module. Call ENET\_DescriptorInit() to intialization the descriptors and Call ENET\_StartRxTx() to start the ENET engine after all initialization. ENET\_Deinit() is used to to ENET Deinitialization.

The MII interface is the interface connected with MAC and PHY. the Serial management interface - MII management interface should be set before any access to the external PHY chip register. Call ENET\_SetSMI() to initialize MII management interface. Use ENET\_StartSMIRead(), ENET\_StartSMIWrite(), and ENET\_ReadSMIData() to read/write to PHY registers, ENET\_IsSMIBusy() to check the SMI busy status. This function group sets up the MII and serial management SMI interface, gets data from the SMI interface, and starts the SMI read and write command. Use ENET\_SetMII() to configure the MII before successfully getting data from the external PHY.

This group provides the ENET mac address set/get operation with ENET\_SetMacAddr() and ENET\_GetMacAddr(). The ENET\_EnterPowerDown() and ENET\_ExitPowerDown() can be used to do power management.

This group provide the DMA interrupt get and clear APIs. This can be used by application to create new IRQ handler.

This group functions are low level tx/rx descriptor operations. It is convenient to use these tx/rx APIs to do application specific rx/tx. For TX: Use ENET\_IsTxDescriptorDmaOwn(), ENET\_SetupTxDescriptor() to build your packet for transfer and ENET\_UpdateTxDescriptorTail to update the tx tail pointer. For RX: Use ENET\_GetRxDescriptor() to get the received data/length and use the ENET\_UpdateRxDescriptor() to update the buffers/status.

When use the Transactional APIs, please make sure to call the ENET\_CreateHandler to create the handler which are used to maintain all datas related to tx/tx process.

For ENET receive, the ENET\_GetRxFrameSize() function must be called to get the received data size. Then, call the ENET\_ReadFrame() function to get the received data.

For ENET transmit, call the ENET\_SendFrame() function to send the data out. To save memory and avoid the memory copy in the TX process. The ENET\_SendFrame() here is a zero-copy API, so make sure the input data buffers are not requeued or freed before the data are really sent out. To makesure the data buffers reclaim is rightly done, the transmit interrupt must be used, so For transactional APIs here we enabled the tx interrupt in ENET\_CreateHandler(). That means the tx interrupt is automatically enabled in transctional APIs, is recommended to be called on the transmit interrupt handler.ENET\_ReclaimTxDescriptor() is a transactional API to get the information from the finished transmit data buffers and reclaim the tx index, it is called by the transmit interrupt IRQ handler.

All PTP 1588 fatures are enabled by define "ENET\_PTP1588FEATURE\_REQUIRED" This function group configures the PTP IEEE 1588 feature, starts/stops/gets/sets/corrects the PTP IEEE 1588 timer, gets the receive/transmit frame timestamp

The ENET\_GetRxFrameTime() and ENET\_GetTxFrameTime() functions are called by the PTP stack to get the timestamp captured by the ENET driver.

## 14.2 Typical use case

## 14.2.1 ENET Initialization, receive, and transmit operations

For use the transactional APIs, receive polling

```
enet_config_t config;
uint8_t index;
void *buff;
uint32_t refClock = 50000000;
phy_speed_t speed;
phy_duplex_t duplex;
uint32_t length = 0;
uint8_t *buffer;
uint32_t timedelay;
status_t status;
enet_buffer_config_t buffConfig = {
   ENET_RXBD_NUM,
   ENET_TXBD_NUM,
   &g_txBuffDescrip[0],
    &g_txBuffDescrip[0],
   &g rxBuffDescrip[0],
   &g_rxBuffDescrip[ENET_RXBD_NUM],
   &rxbuffer[0],
   ENET_BuffSizeAlign(ENET_RXBUFF_SIZE),
PHY_Init (EXAMPLE_ENET_BASE, EXAMPLE_PHY_ADDR);
ENET_GetDefaultConfig(&config);
PHY_GetLinkSpeedDuplex(EXAMPLE_ENET_BASE, EXAMPLE_PHY_ADDR, &speed, &duplex);
config.miiSpeed = (enet_mii_speed_t)speed;
config.miiDuplex = (enet_mii_duplex_t)duplex;
config.interrupt = kENET_DmaTx;
ENET_Init (EXAMPLE_ENET_BASE, &config, &g_macAddr[0], refClock);
ENET_CreateHandler(EXAMPLE_ENET_BASE, &g_handle, &config, &buffConfig, ENET_IntCallback,
ENET_DescriptorInit(EXAMPLE_ENET_BASE, &config, &buffConfig);
ENET_StartRxTx(EXAMPLE_ENET_BASE, 1, 1);
ENET_BuildBroadCastFrame();
while (1)
    status = ENET_GetRxFrameSize(EXAMPLE_ENET_BASE, &g_handle, &length, 0);
    if ((status == kStatus_Success) && (length != 0))
        uint8_t *data = (uint8_t *)malloc(length);
        if (data)
            status = ENET_ReadFrame(EXAMPLE_ENET_BASE, &g_handle, data, length, 0);
            if (status == kStatus_Success)
```

SDK API Reference Manual v2.0.0

```
PRINTF(" One frame received. the length %d \r\n", length);
           PRINTF(" Dest Address %02x:%02x:%02x:%02x:%02x Src Address
  %02x:%02x:%02x:%02x:%02x \r\n",
                  data[0], data[1], data[2], data[3], data[4], data[5], data[6], data[7], data[8],
 data[9].
                   data[10], data[11]);
        free (data);
else if (status == kStatus_ENET_RxFrameError)
   ENET_ReadFrame(EXAMPLE_ENET_BASE, &g_handle, NULL, 0, 0);
if (g_testIdx < ENET_EXAMPLE_SEND_COUNT)</pre>
   if (PHY_GetLinkStatus(EXAMPLE_ENET_BASE, EXAMPLE_PHY_ADDR))
       buffer = (uint8_t *)malloc(ENET_EXAMPLE_FRAME_SIZE);
       if (buffer)
           memcpy(buffer, &g_frame[g_txIdx], ENET_EXAMPLE_FRAME_SIZE);
           g_txIdx = (g_txIdx + 1) % ENET_EXAMPLE_PACKAGETYPE;
           g_txbuff[g_txbuffIdx] = buffer;
           g_txbuffIdx = (g_txbuffIdx + 1) % ENET_TXBD_NUM;
            if (kStatus_Success ==
                ENET_SendFrame(EXAMPLE_ENET_BASE, &g_handle, buffer,
 ENET_EXAMPLE_FRAME_SIZE))
            {
                g_testIdx++;
            }
       }
   }
```

## For the functional API, rx polling

```
static const IRQn_Type s_enetIrqId[] = ENET_IRQS;
enet_config_t config;
uint8_t index;
void *buff;
uint32_t refClock = 50000000;
phy_speed_t speed;
phy_duplex_t duplex;
uint32_t length = 0;
uint8_t *buffer;
uint32_t data1, data2;
uint32_t timedelay;
enet_buffer_config_t buffConfig = {
     ENET_RXBD_NUM,
     ENET_TXBD_NUM,
     &g_txBuffDescrip[0],
     &g_txBuffDescrip[0],
     &g_rxBuffDescrip[0],
     &g_rxBuffDescrip[ENET_RXBD_NUM],
     &rxbuffer[0],
     ENET_BuffSizeAlign(ENET_RXBUFF_SIZE),
 } ;
PHY_Init (EXAMPLE_ENET_BASE, EXAMPLE_PHY_ADDR);
```

SDK API Reference Manual v2.0.0

```
ENET_GetDefaultConfig(&config);
    PHY_GetLinkSpeedDuplex(EXAMPLE_ENET_BASE, EXAMPLE_PHY_ADDR, &speed, &duplex);
    config.miiSpeed = (enet_mii_speed_t)speed;
    config.miiDuplex = (enet_mii_duplex_t)duplex;
    ENET_Init(EXAMPLE_ENET_BASE, &config, &g_macAddr[0], refClock);
    ENET_EnableInterrupts(ENET, kENET_DmaTx);
    EnableIRQ(ENET_EXAMPLE_IRQ);
    ENET_DescriptorInit(EXAMPLE_ENET_BASE, &config, &buffConfig);
    ENET_StartRxTx(EXAMPLE_ENET_BASE, 1, 1);
    ENET_BuildBroadCastFrame();
    while (1)
        ENET_GetRxDescriptor(&g_rxBuffDescrip[g_rxGenIdx], &data1, &data2, &length);
        if (length > 0)
        {
            g_rxGenIdx = (g_rxGenIdx + 1) % ENET_RXBD_NUM;
            void *buffer1;
            buffer1 = malloc(ENET_RXBUFF_SIZE);
            if (buffer1)
                ENET_UpdateRxDescriptor(&g_rxBuffDescrip[g_rxCosumIdx], buffer1,
      NULL, false, false);
                g_rxCosumIdx = (g_rxCosumIdx + 1) % ENET_RXBD_NUM;
            uint8_t *data = (uint8_t *)data1;
            PRINTF(" One frame received. the length %d \r\n", length);
            PRINTF(" Dest Address %02x:%02x:%02x:%02x:%02x:%02x:%02x Src Address %02x:%02x:%02x:%02x:%02x:%02x
      \r\n",
                   data[0], data[1], data[2], data[3], data[4], data[5], data[6], data[7], data[8], data[9]
      , data[10],
                   data[11]);
            free((void *)data1);
        }
        if (g_testIdx < ENET_EXAMPLE_SEND_COUNT)</pre>
        {
            if (PHY_GetLinkStatus(EXAMPLE_ENET_BASE, EXAMPLE_PHY_ADDR))
                buffer = (uint8_t *)malloc(ENET_EXAMPLE_FRAME_SIZE);
                if (buffer)
                    memcpy(buffer, &g_frame[g_txIdx], ENET_EXAMPLE_FRAME_SIZE);
                    g_txIdx = (g_txIdx + 1) % ENET_EXAMPLE_PACKAGETYPE;
                    g_txbuff[g_txbuffIdx] = buffer;
                    g_txbuffIdx = (g_txbuffIdx + 1) % ENET_TXBD_NUM;
                    while (ENET_TXQueue(buffer, ENET_EXAMPLE_FRAME_SIZE) != kStatus_Success)
                    g_testIdx++;
                }
            }
        }
static status_t ENET_TXQueue(uint8_t *data, uint16_t length)
    uint32_t txdescTailAddr;
    if (ENET_IsTxDescriptorDmaOwn(&g_txBuffDescrip[g_txGenIdx]))
```

SDK API Reference Manual v2.0.0

```
{
    return kStatus_Fail;
}
ENET_SetupTxDescriptor(&g_txBuffDescrip[g_txGenIdx], data, length, NULL, 0,
    length, true, false, kENET_FirstLastFlag, 0);

g_txGenIdx = (g_txGenIdx + 1) % ENET_TXBD_NUM;
g_txUsed++;

txdescTailAddr = (uint32_t)&g_txBuffDescrip[g_txGenIdx];
if (!g_txGenIdx)
{
    txdescTailAddr = (uint32_t)&g_txBuffDescrip[ENET_TXBD_NUM];
}
ENET_UpdateTxDescriptorTail(EXAMPLE_ENET_BASE, 0, txdescTailAddr);
return kStatus_Success;
```

## **Data Structures**

- struct enet\_rx\_bd\_struct\_t
  - Defines the receive descriptor structure has the read-format and write-back format structure. More...
- struct enet\_tx\_bd\_struct\_t
  - Defines the transmit descriptor structure has the read-format and write-back format structure. More...
- struct enet\_buffer\_config\_t
  - Defines the buffer descriptor configure structure. More...
- struct enet\_multiqueue\_config\_t
  - Defines the configuration when multi-queue is used. More...
- struct enet\_config\_t
  - Defines the basic configuration structure for the ENET device. More...
- struct enet\_tx\_bd\_ring\_t
  - Defines the ENET transmit buffer descriptor ring/queue structure. More...
- struct enet\_rx\_bd\_ring\_t
  - Defines the ENET receive buffer descriptor ring/queue structure. More...
- struct enet\_handle\_t
  - Defines the ENET handler structure. More...

## **Typedefs**

• typedef void(\* enet\_callback\_t )(ENET\_Type \*base, enet\_handle\_t \*handle, enet\_event\_t event, uint8\_t channel, void \*userData)

ENET callback function.

### **Enumerations**

```
• enum _enet_status {
    kStatus_ENET_RxFrameError = MAKE_STATUS(kStatusGroup_ENET, 0U),
    kStatus_ENET_RxFrameFail = MAKE_STATUS(kStatusGroup_ENET, 1U),
    kStatus_ENET_RxFrameEmpty = MAKE_STATUS(kStatusGroup_ENET, 2U),
    kStatus_ENET_TxFrameBusy = MAKE_STATUS(kStatusGroup_ENET, 3U),
    kStatus_ENET_TxFrameFail = MAKE_STATUS(kStatusGroup_ENET, 4U),
    kStatus_ENET_TxFrameOverLen = MAKE_STATUS(kStatusGroup_ENET, 5U) }
```

Defines the status return codes for transaction.

```
• enum enet mii mode t {
 kENET_MiiMode = 0U,
 kENET RmiiMode = 1U }
    Defines the MII/RMII mode for data interface between the MAC and the PHY.
enum enet_mii_speed_t {
 kENET_MiiSpeed10M = 0U
 kENET_MiiSpeed100M = 1U }
    Defines the 10/100 Mbps speed for the MII data interface.
enum enet_mii_duplex_t {
 kENET_MiiHalfDuplex = 0U,
 kENET_MiiFullDuplex }
    Defines the half or full duplex for the MII data interface.
enum enet_mii_normal_opcode {
 kENET_MiiWriteFrame = 1U,
 kENET_MiiReadFrame = 3U }
    Define the MII opcode for normal MDIO_CLAUSES_22 Frame.
enum enet_dma_burstlen {
  kENET_BurstLen1 = 0x00001U,
 kENET_BurstLen2 = 0x00002U,
 kENET BurstLen4 = 0x00004U,
 kENET_BurstLen8 = 0x00008U,
 kENET_BurstLen16 = 0x00010U,
 kENET BurstLen32 = 0x00020U,
 kENET BurstLen64 = 0x10008U,
 kENET_BurstLen128 = 0x10010U
 kENET_BurstLen256 = 0x10020U
    Define the DMA maximum transmit burst length.
enum enet_desc_flag {
 kENET_MiddleFlag = 0,
 kENET_FirstFlagOnly,
 kENET_LastFlagOnly,
 kENET FirstLastFlag }
    Define the flag for the descriptor.
enum enet_systime_op {
  kENET_SystimeAdd = 0U,
 kENET_SystimeSubtract = 1U }
    Define the system time adjust operation control.
enum enet_ts_rollover_type {
 kENET_BinaryRollover = 0,
 kENET_DigitalRollover = 1 }
    Define the system time rollover control.
enum enet_special_config_t {
```

143

```
kENET DescDoubleBuffer = 0x0001U,
 kENET_StoreAndForward = 0x0002U,
 kENET PromiscuousEnable = 0x0004U,
 kENET_FlowControlEnable = 0x0008U,
 kENET BroadCastRxDisable = 0x0010U,
 kENET MulticastAllEnable = 0x0020U,
 kENET_8023AS2KPacket = 0x0040U }
    Defines some special configuration for ENET.
 enum enet_dma_interrupt_enable_t {
 KENET DmaTx = ENET DMA CH DMA CHX INT EN TIE MASK,
 kENET_DmaTxStop = ENET_DMA_CH_DMA_CHX_INT_EN_TSE_MASK,
 kENET_DmaTxBuffUnavail = ENET_DMA_CH_DMA_CHX_INT_EN_TBUE_MASK,
 kENET_DmaRx = ENET_DMA_CH_DMA_CHX_INT_EN_RIE_MASK,
 kENET_DmaRxBuffUnavail = ENET_DMA_CH_DMA_CHX_INT_EN_RBUE_MASK,
 kENET_DmaRxStop = ENET_DMA_CH_DMA_CHX_INT_EN_RSE_MASK,
 kENET_DmaRxWatchdogTimeout = ENET_DMA_CH_DMA_CHX_INT_EN_RWTE_MASK,
 kENET DmaEarlyTx = ENET DMA CH DMA CHX INT EN ETIE MASK,
 kENET DmaEarlyRx = ENET DMA CH DMA CHX INT EN ERIE MASK,
 kENET_DmaBusErr = ENET_DMA_CH_DMA_CHX_INT_EN_FBEE_MASK }
    List of DMA interrupts supported by the ENET interrupt.
• enum enet mac interrupt enable t
    List of mac interrupts supported by the ENET interrupt.
enum enet_event_t {
 kENET_RxIntEvent,
 kENET_TxIntEvent,
 kENET_WakeUpIntEvent,
 kENET TimeStampIntEvent }
    Defines the common interrupt event for callback use.
enum enet_dma_tx_sche {
 kENET_FixPri = 0,
 kENET_WeightStrPri,
 kENET_WeightRoundRobin }
    Define the DMA transmit arbitration for multi-queue.
enum enet_mtl_multiqueue_txsche {
 kENET_txWeightRR = 0U,
 kENET txStrPrio = 3U }
    Define the MTL tx scheduling algorithm for multiple queues/rings.
enum enet_mtl_multiqueue_rxsche {
 kENET rxStrPrio = 0U,
 kENET rxWeightStrPrio }
    Define the MTL rx scheduling algorithm for multiple queues/rings.
enum enet_mtl_rxqueuemap {
 kENET_StaticDiretMap = 0x100U,
 kENET DynamicMap }
    Define the MTL rx queue and DMA channel mapping.
enum enet_ptp_event_type_t {
```

NXP Semiconductors

SDK API Reference Manual v2.0.0

```
kENET PtpEventMsgType = 3U,
kENET_PtpSrcPortIdLen = 10U,
kENET PtpEventPort = 319U,
kENET_PtpGnrlPort = 320U }
  Defines the ENET PTP message related constant.
```

### **Driver version**

• #define FSL\_ENET\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) Defines the driver version.

## Control and status region bit masks of the receive buffer descriptor.

- #define ENET\_RXDESCRIP\_RD\_BUFF1VALID\_MASK (1U << 24) Defines for read format.
- #define ENET RXDESCRIP RD BUFF2VALID MASK (1U << 25)</li> Buffer2 address valid.
- #define ENET RXDESCRIP RD IOC MASK (1U << 30)

Interrupt enable on complete.

- #define ENET RXDESCRIP RD OWN MASK (1U << 31)
- #define ENET\_RXDESCRIP\_WR\_ERR\_MASK ((1U << 3) | (1U << 7)) Defines for write back format.
- #define ENET RXDESCRIP WR PYLOAD MASK (0x7U)
- #define ENET RXDESCRIP WR PTPMSGTYPE MASK (0xF00U)
- #define ENET\_RXDESCRIP\_WR\_PTPTYPE\_MASK (1U << 12)</li>
   #define ENET\_RXDESCRIP\_WR\_PTPVERSION\_MASK (1U << 13)</li>
- #define ENET\_RXDESCRIP\_WR\_PTPTSA\_MASK (1U << 14)
- #define ENET\_RXDESCRIP\_WR\_PACKETLEN\_MASK (0x7FFFU)
- #define ENET\_RXDESCRIP\_WR\_ERRSUM\_MASK (1U << 15)
- #define ENET RXDESCRIP WR TYPE MASK (0x30000U)
- #define ENET\_RXDESCRIP\_WR\_DE\_MASK (1U << 19)</li>
  #define ENET\_RXDESCRIP\_WR\_RE\_MASK (1U << 20)</li>
- #define ENET\_RXDESCRIP\_WR\_OE\_MASK (1U << 21)
- #define ENET RXDESCRIP WR RS0V MASK (1U << 25)
- #define ENET RXDESCRIP\_WR\_RS1V\_MASK (1U << 26)
- #define ENET\_RXDESCRIP\_WR\_RS2V\_MASK (1U << 27)
- #define ENET\_RXDESCRIP\_WR\_LD\_MASK (1U << 28)</li>
   #define ENET\_RXDESCRIP\_WR\_FD\_MASK (1U << 29)</li>
- #define ENET\_RXDESCRIP\_WR\_CTXT\_MASK (1U << 30)
- #define ENET\_RXDESCRIP\_WR\_OWN\_MASK (1U << 31)

## Control and status bit masks of the transmit buffer descriptor.

- #define ENET\_TXDESCRIP\_RD\_BL1\_MASK (0x3fffU) Defines for read format.
- #define ENET\_TXDESCRIP\_RD\_BL2\_MASK (ENET\_TXDESCRIP\_RD\_BL1\_MASK <<
- #define ENET TXDESCRIP RD BL1(n) ((uint32 t)(n) & ENET TXDESCRIP RD BL1 MA-
- #define ENET TXDESCRIP RD BL2(n) (((uint32 t)(n) & ENET TXDESCRIP RD BL1 M-ASK) << 16)

- #define ENET\_TXDESCRIP\_RD\_TTSE\_MASK (1U << 30)</li>
   #define ENET\_TXDESCRIP\_RD\_IOC\_MASK (1U << 31)</li>
- #define ENET\_TXDESCRIP\_RD\_FL\_MASK (0x7FFFU)
- #define ENET TXDESCRIP RD FL(n) ((uint32 t)(n) & ENET TXDESCRIP RD FL MASK)
- #define ENET\_TXDESCRIP\_RD\_CIC(n) (((uint32\_t)(n) & 0x3) << 16)
- #define ENET\_TXDESCRIP\_RD\_TSE\_MASK (1U << 18)</li>
  #define ENET\_TXDESCRIP\_RD\_SLOT(n) (((uint32\_t)(n) & 0x0f) << 19)</li>
  #define ENET\_TXDESCRIP\_RD\_SAIC(n) (((uint32\_t)(n) & 0x07) << 23)</li>
- #define ENET\_TXDESCRIP\_RD\_CPC(n) (((uint32\_t)(n) & 0x03) << 26)
- #define **ENET\_TXDESCRIP\_RD\_LDFD**(n) (((uint32\_t)(n) & 0x03) << 28)
- #define ENET\_TXDESCRIP\_RD\_LD\_MASK (1U << 28)
- #define ENET\_TXDESCRIP\_RD\_FD\_MASK (1U << 29)</li>
  #define ENET\_TXDESCRIP\_RD\_CTXT\_MASK (1U << 30)</li>
  #define ENET\_TXDESCRIP\_RD\_OWN\_MASK (1UL << 31)</li>
- #define ENET TXDESCRIP WB TTSS MASK (1UL << 17)

Defines for write back format.

## Bit mask for interrupt enable type.

- #define ENET ABNORM INT MASK
- #define ENET\_NORM\_INT\_MASK

## **Defines some Ethernet parameters.**

- #define ENET\_FRAME\_MAX\_FRAMELEN (1522U)
  - Maximum Ethernet frame size (normal vlan is supportedw).
- #define ENET ADDR ALIGNMENT (0x3U)

Recommended ethernet buffer alignment.

• #define ENET BUFF ALIGNMENT (4U)

Receive buffer alignment shall be 4bytes-aligned.

• #define ENET\_RING\_NUM\_MAX (2U)

The Maximum number of tx/rx descriptor rings.

• #define ENET MTL RXFIFOSIZE (2048U)

The rx fifo size.

• #define ENET\_MTL\_TXFIFOSIZE (2048U)

The tx fifo size.

#define ENET MACINT ENUM OFFSET (16U)

The offest for mac interrupt in enum type.

## Initialization and De-initialization

- void ENET GetDefaultConfig (enet config t \*config)
  - Gets the ENET default configuration structure.
- void ENET\_Init (ENET\_Type \*base, const enet\_config\_t \*config, uint8\_t \*macAddr, uint32\_t refclkSrc Hz)

Initializes the ENET module.

- void ENET Deinit (ENET Type \*base)
  - Deinitializes the ENET module.
- status\_t ENET\_DescriptorInit (ENET\_Type \*base, enet\_config\_t \*config, enet\_buffer\_config\_t \*bufferConfig)

Initialize for all ENET descriptors.

• void ENET StartRxTx (ENET Type \*base, uint8 t txRingNum, uint8 t rxRingNum)

SDK API Reference Manual v2.0.0

Starts the ENET rx/tx.

## MII interface operation

- static void ENET\_SetMII (ENET\_Type \*base, enet\_mii\_speed\_t speed, enet\_mii\_duplex\_t duplex)

  Sets the ENET MII speed and duplex.
- void ENET\_SetSMI (ENET\_Type \*base)

Sets the ENET SMI(serial management interface)- MII management interface.

• static bool ENET\_IsSMIBusy (ENET\_Type \*base)

Checks if the SMI is busy.

• static uint16\_t ENET\_ReadSMIData (ENET\_Type \*base)

Reads data from the PHY register through SMI interface.

• void ENET\_ŠtartSMIRead (ENET\_Type \*base, uint32\_t phyAddr, uint32\_t phyReg)

Starts an SMI read command.

• void ENET\_StartSMIWrite (ENET\_Type \*base, uint32\_t phyAddr, uint32\_t phyReg, uint32\_t data) Starts a SMI write command.

## Other basic operation

• static void <a href="ENET\_SetMacAddr">ENET\_Type</a> \*base, uint8\_t \*macAddr)

Sets the ENET module Mac address.

• void ENET\_GetMacAddr (ENET\_Type \*base, uint8\_t \*macAddr)

Gets the ENET module Mac address.

• void ENET\_EnterPowerDown (ENET\_Type \*base, uint32\_t \*wakeFilter)

Set the MAC to enter into power down mode.

• static void ENET ExitPowerDown (ENET Type \*base)

Set the MAC to exit power down mode.

## Interrupts.

• void ENET\_EnableInterrupts (ENET\_Type \*base, uint32\_t mask)

Enables the ENET DMA and MAC interrupts.

• void ENET\_DisableInterrupts (ENET\_Type \*base, uint32\_t mask)

Disables the ENET DMA and MAC interrupts.

• static uint32\_t ENET\_GetDmaInterruptStatus (ENET\_Type \*base, uint8\_t channel)

Gets the ENET DMA interrupt status flag.

• static void ENET\_ClearDmaInterruptStatus (ENET\_Type \*base, uint8\_t channel, uint32\_t mask)

Clear the ENET DMA interrupt status flag.

• static uint32\_t ENET\_GetMacInterruptStatus (ENET\_Type \*base)

Gets the ENET MAC interrupt status flag.

• void ENET\_ClearMacInterruptStatus (ENET\_Type \*base, uint32\_t mask)

Clears the ENET mac interrupt events status flag.

## Functional operation.

- static bool ENET\_IsTxDescriptorDmaOwn (enet\_tx\_bd\_struct\_t \*txDesc)

  Get the tx descriptor DMA Own flag.
- void ENET\_SetupTxDescriptor (enet\_tx\_bd\_struct\_t \*txDesc, void \*buffer1, uint32\_t bytes1, void \*buffer2, uint32\_t bytes2, uint32\_t framelen, bool intEnable, bool tsEnable, enet\_desc\_flag flag, uint8\_t slotNum)

### **Data Structure Documentation**

Setup a given tx descriptor.

• static void ENET\_UpdateTxDescriptorTail (ENET\_Type \*base, uint8\_t channel, uint32\_t txDesc-TailAddrAlign)

*Update the tx descriptor tail pointer.* 

• static void ENET\_UpdateRxDescriptorTail (ENET\_Type \*base, uint8\_t channel, uint32\_t rxDesc-TailAddrAlign)

*Update the rx descriptor tail pointer.* 

• static uint32\_t ENET\_GetRxDescriptor (enet\_rx\_bd\_struct\_t \*rxDesc)

Gets the context in the ENET rx descriptor.

• void ENET\_UpdateRxDescriptor (enet\_rx\_bd\_struct\_t \*rxDesc, void \*buffer1, void \*buffer2, bool intEnable, bool doubleBuffEnable)

*Updates the buffers and the own status for a given rx descriptor.* 

## **Transactional operation**

- void ENET\_CreateHandler (ENET\_Type \*base, enet\_handle\_t \*handle, enet\_config\_t \*config, enet\_buffer\_config\_t \*bufferConfig, enet\_callback\_t callback, void \*userData)
- Create ENET Handler.
   status\_t ENET\_GetRxFrameSize (ENET\_Type \*base, enet\_handle\_t \*handle, uint32\_t \*length, uint8 t channel)

Gets the size of the read frame.

• status\_t ENET\_ReadFrame (ENET\_Type \*base, enet\_handle\_t \*handle, uint8\_t \*data, uint32\_t length, uint8 t channel)

Reads a frame from the ENET device.

• status\_t ENET\_SendFrame (ENET\_Type \*base, enet\_handle\_t \*handle, uint8\_t \*data, uint32\_t length)

Transmits an ENET frame.

- void ENET\_ReclaimTxDescriptor (ENET\_Type \*base, enet\_handle\_t \*handle, uint8\_t channel) Reclaim tx descriptors.
- void ENET\_PMTIRQHandler (ENET\_Type \*base, enet\_handle\_t \*handle)

The ENET PMT IRO handler.

• void ENET\_IRQHandler (ENET\_Type \*base, enet\_handle\_t \*handle)

The ENET IRQ handler.

## 14.3 Data Structure Documentation

## 14.3.1 struct enet rx bd struct t

They both has the same size with different region definition. so we define the read-format region as the recive descriptor structure Use the read-format region mask bits in the descriptor initialization Use the write-back format region mask bits in the receive data process.

## **Data Fields**

Reserved.

#### **SDK API Reference Manual v2.0.0**

### **Data Structure Documentation**

- \_\_IO uint32\_t buff2Addr
  - Buffer 2 or next descriptor address.
- \_\_IO uint32\_t control

Buffer 1/2 byte counts and control.

## 14.3.2 struct enet tx bd struct t

They both has the same size with different region definition. so we define the read-format region as the transmit descriptor structure Use the read-format region mask bits in the descriptor initialization Use the write-back format region mask bits in the transmit data process.

### **Data Fields**

- \_\_IO uint32\_t buff1Addr
  - Buffer 1 address.
- \_\_IO uint32\_t buff2Addr Buffer 2 address.
- \_\_IO uint32\_t buffLen
  - Buffer 1/2 byte counts.
- \_\_IO uint32\_t controlStat

TDES control and status word.

## 14.3.3 struct enet buffer config t

## Notes:

- 1. The receive and transmit descriptor start address pointer and tail pointer must be word-aligned.
- 2. The recommended minimum tx/rx ring length is 4.
- 3. The tx/rx descriptor tail address shall be the address pointer to the address just after the end of the last last descriptor. because only the descriptors between the start address and the tail address will be used by DMA.
- 4. The decriptor address is the start address of all used contiguous memory. for example, the rxDesc-StartAddrAlign is the start address of rxRingLen contiguous descriptor memorise for rx descriptor ring 0.
- 5. The "\*rxBufferstartAddr" is the first element of rxRingLen (2\*rxRingLen for double buffers) rx buffers. It means the \*rxBufferStartAddr is the rx buffer for the first descriptor the \*rxBufferStartAddr + 1 is the rx buffer for the second descriptor or the rx buffer for the second buffer in the first descriptor. so please make sure the rxBufferStartAddr is the address of a rxRingLen or 2\*rxRingLen array.

#### **Data Fields**

• uint8\_t rxRingLen

The length of receive buffer descriptor ring.

uint8\_t txRingLen

The length of transmit buffer descriptor ring.

• enet\_tx\_bd\_struct\_t \* txDescStartAddrAlign

Aligned transmit descriptor start address.

• enet\_tx\_bd\_struct\_t \* txDescTailAddrAlign

Aligned transmit descriptor tail address.

• enet\_rx\_bd\_struct\_t \* rxDescStartAddrAlign

Aligned receive descriptor start address.

enet\_rx\_bd\_struct\_t \* rxDescTailAddrAlign

Aligned receive descriptor tail address.

• uint32\_t \* rxBufferStartAddr

Start address of the rx buffers.

• uint32\_t rxBuffSizeAlign

Aligned receive data buffer size.

#### 14.3.3.0.0.15 Field Documentation

14.3.3.0.0.15.1 uint8 t enet buffer config t::rxRingLen

14.3.3.0.0.15.2 uint8 t enet buffer config t::txRingLen

14.3.3.0.0.15.3 enet tx bd struct t\* enet buffer config t::txDescStartAddrAlign

14.3.3.0.0.15.4 enet\_tx\_bd\_struct\_t\* enet\_buffer\_config\_t::txDescTailAddrAlign

14.3.3.0.0.15.5 enet rx bd struct t\* enet buffer config t::rxDescStartAddrAlign

14.3.3.0.0.15.6 enet\_rx\_bd\_struct\_t\* enet buffer config t::rxDescTailAddrAlign

14.3.3.0.0.15.7 uint32 t\* enet buffer config t::rxBufferStartAddr

14.3.3.0.0.15.8 uint32\_t enet\_buffer\_config\_t::rxBuffSizeAlign

#### 14.3.4 struct enet multiqueue config t

#### **Data Fields**

• enet\_dma\_tx\_sche dmaTxSche

Transmit arbitation.

• enet dma burstlen burstLen

*Burset len for the queue 1.* 

• uint8\_t txdmaChnWeight [ENET\_RING\_NUM\_MAX]

Transmit channel weight.

enet\_mtl\_multiqueue\_txsche mtltxSche

Transmit schedule for multi-queue.

• enet\_mtl\_multiqueue\_rxsche mtlrxSche

Receive schedule for multi-queue.

• uint8\_t rxqueweight [ENET\_RING\_NUM\_MAX]

Refer to the MTL RxQ Control register.

#### **SDK API Reference Manual v2.0.0**

#### **Data Structure Documentation**

- uint32\_t txqueweight [ENET\_RING\_NUM\_MAX]
  - Refer to the MTL TxQ Quantum Weight register.
- uint8\_t rxqueuePrio [ENET\_RING\_NUM\_MAX]

Receive queue priority.

- uint8\_t txqueuePrio [ENET\_RING\_NUM\_MAX]
  - Refer to Transmit Queue Priority Mapping register.
- enet\_mtl\_rxqueuemap mtlrxQuemap

Rx queue DMA Channel mapping.

#### 14.3.4.0.0.16 Field Documentation

```
14.3.4.0.0.16.1 enet_dma_tx_sche enet_multiqueue_config_t::dmaTxSche
```

14.3.4.0.0.16.2 enet\_dma\_burstlen enet\_multiqueue\_config\_t::burstLen

14.3.4.0.0.16.3 uint8\_t enet\_multiqueue\_config\_t::txdmaChnWeight[ENET\_RING\_NUM\_MAX]

14.3.4.0.0.16.4 enet\_mtl\_multiqueue\_txsche enet\_multiqueue\_config\_t::mtltxSche

14.3.4.0.0.16.5 enet\_mtl\_multiqueue\_rxsche enet\_multiqueue\_config\_t::mtlrxSche

14.3.4.0.0.16.6 uint8 t enet multiqueue config t::rxqueweight[ENET\_RING\_NUM\_MAX]

14.3.4.0.0.16.7 uint32 t enet multiqueue config t::txqueweight[ENET\_RING\_NUM\_MAX]

14.3.4.0.0.16.8 uint8 t enet multiqueue config t::rxqueuePrio[ENET RING NUM MAX]

14.3.4.0.0.16.9 uint8 t enet multiqueue config t::txqueuePrio[ENET\_RING\_NUM\_MAX]

14.3.4.0.0.16.10 enet\_mtl\_rxqueuemap enet multiqueue config t::mtlrxQuemap

### 14.3.5 struct enet\_config\_t

#### Note:

1. Default the signal queue is used so the "\*multiqueueCfg" is set default with NULL. Set the pointer with a valid configration pointer if the multiple queues are required. If multiple queue is enabled, please make sure the buffer configuration for all are prepared also.

#### **Data Fields**

- uint16 t specialControl
  - *The logicl or of enet\_special\_config\_t.*
- enet\_multiqueue\_config\_t \* multiqueueCfg
  - *Use both tx/rx queue(dma channel) 0 and 1.*
- enet\_mii\_mode\_t miiMode

MII mode.

• enet\_mii\_speed\_t miiSpeed

MII Speed.

#### SDK API Reference Manual v2.0.0

```
• enet_mii_duplex_t miiDuplex
```

MII duplex.

• uint16\_t pauseDuration

Used in the tx flow control frame, only valid when kENET\_FlowControlEnable is set.

#### 14.3.5.0.0.17 Field Documentation

14.3.5.0.0.17.1 enet multiqueue config t\* enet config t::multiqueueCfg

14.3.5.0.0.17.2 enet\_mii\_mode\_t enet\_config\_t::miiMode

14.3.5.0.0.17.3 enet\_mii\_speed\_t enet\_config\_t::miiSpeed

14.3.5.0.0.17.4 enet\_mii\_duplex\_t enet\_config\_t::miiDuplex

14.3.5.0.0.17.5 uint16 t enet config t::pauseDuration

### 14.3.6 struct enet\_tx\_bd\_ring\_t

#### **Data Fields**

- enet\_tx\_bd\_struct\_t \* txBdBase
  - Buffer descriptor base address pointer.
- uint16\_t txGenIdx

tx generate index.

• uint16 t txConsumIdx

tx consum index.

- volatile uint16 t txDescUsed
  - tx descriptor used number.
- uint16\_t txRingLen

tx ring length.

#### 14.3.6.0.0.18 Field Documentation

14.3.6.0.0.18.1 enet\_tx\_bd\_struct\_t\* enet tx bd ring t::txBdBase

14.3.6.0.0.18.2 uint16\_t enet\_tx\_bd\_ring\_t::txGenldx

14.3.6.0.0.18.3 uint16\_t enet\_tx\_bd\_ring\_t::txConsumldx

14.3.6.0.0.18.4 volatile uint16 t enet tx bd ring t::txDescUsed

14.3.6.0.0.18.5 uint16 t enet tx bd ring t::txRingLen

#### 14.3.7 struct enet rx bd ring t

#### **Data Fields**

• enet rx bd struct t \* rxBdBase

#### SDK API Reference Manual v2.0.0

#### **Data Structure Documentation**

Buffer descriptor base address pointer.

• uint16\_t rxGenIdx

The current available receive buffer descriptor pointer.

• uint16\_t rxRingLen

Receive ring length.

• uint32\_t rxBuffSizeAlign

Receive buffer size.

#### 14.3.7.0.0.19 Field Documentation

14.3.7.0.0.19.1 enet\_rx\_bd\_struct\_t\* enet\_rx\_bd\_ring\_t::rxBdBase

14.3.7.0.0.19.2 uint16\_t enet\_rx\_bd\_ring\_t::rxGenldx

14.3.7.0.0.19.3 uint16\_t enet\_rx\_bd\_ring\_t::rxRingLen

14.3.7.0.0.19.4 uint32 t enet rx bd ring t::rxBuffSizeAlign

#### 14.3.8 struct enet handle

#### **Data Fields**

• bool multiQueEnable

Enable multi-queue.

bool doubleBuffEnable

The double buffer is used in the descriptor.

bool rxintEnable

Rx interrup enabled.

• enet\_rx\_bd\_ring\_t rxBdRing [ENET\_RING\_NUM\_MAX]

Receive buffer descriptor.

enet\_tx\_bd\_ring\_t txBdRing [ENET\_RING\_NUM\_MAX]

Transmit buffer descriptor.

enet\_callback\_t callback

Callback function.

void \* userData

Callback function parameter.

#### **Macro Definition Documentation**

#### 14.3.8.0.0.20 Field Documentation

14.3.8.0.0.20.1 bool enet\_handle\_t::multiQueEnable

14.3.8.0.0.20.2 bool enet handle t::doubleBuffEnable

14.3.8.0.0.20.3 bool enet\_handle\_t::rxintEnable

14.3.8.0.0.20.4 enet\_rx\_bd\_ring\_t enet\_handle\_t::rxBdRing[ENET\_RING\_NUM\_MAX]

14.3.8.0.0.20.5 enet\_tx\_bd\_ring\_t enet\_handle\_t::txBdRing[ENET\_RING\_NUM\_MAX]

14.3.8.0.0.20.6 enet\_callback\_t enet\_handle\_t::callback

14.3.8.0.0.20.7 void\* enet\_handle\_t::userData

#### 14.4 Macro Definition Documentation

# 14.4.1 #define FSL\_ENET\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0))

Version 2.0.0.

### 14.4.2 #define ENET RXDESCRIP RD BUFF1VALID MASK (1U << 24)

Buffer1 address valid.

- 14.4.3 #define ENET\_RXDESCRIP\_RD\_BUFF2VALID\_MASK (1U << 25)
- 14.4.4 #define ENET\_RXDESCRIP\_RD\_IOC\_MASK (1U << 30)
- 14.4.5 #define ENET\_RXDESCRIP\_RD\_OWN\_MASK (1U << 31)
- 14.4.6 #define ENET\_RXDESCRIP\_WR\_ERR\_MASK ((1U << 3) | (1U << 7))
- 14.4.7 #define ENET\_TXDESCRIP\_RD\_BL1\_MASK (0x3fffU)
- 14.4.8 #define ENET\_TXDESCRIP\_WB\_TTSS\_MASK (1UL << 17)
- 14.4.9 #define ENET\_FRAME\_MAX\_FRAMELEN (1522U)
- 14.4.10 #define ENET ADDR ALIGNMENT (0x3U)
- 14.4.11 #define ENET BUFF ALIGNMENT (4U)
- 14.4.12 #define ENET\_RING\_NUM\_MAX (2U)
- 14.4.13 #define ENET MTL RXFIFOSIZE (2048U)
- 14.4.14 #define ENET MTL TXFIFOSIZE (2048U)
- 14.4.15 #define ENET\_MACINT\_ENUM\_OFFSET (16U)
- 14.5 Typedef Documentation
- 14.5.1 typedef void(\* enet\_callback\_t)(ENET\_Type \*base, enet\_handle\_t \*handle, enet\_event\_t event, uint8\_t channel, void \*userData)
- 14.6 Enumeration Type Documentation
- 14.6.1 enum \_enet\_status

#### Enumerator

**kStatus\_ENET\_RxFrameError** A frame received but data error happen.

kStatus\_ENET\_RxFrameFail Failed to receive a frame.

kStatus\_ENET\_RxFrameEmpty No frame arrive.

kStatus\_ENET\_TxFrameBusy Transmit descriptors are under process.

kStatus\_ENET\_TxFrameFail Transmit frame fail. kStatus\_ENET\_TxFrameOverLen Transmit oversize.

### 14.6.2 enum enet\_mii\_mode\_t

#### Enumerator

**kENET\_MiiMode** MII mode for data interface. **kENET RmiiMode** RMII mode for data interface.

### 14.6.3 enum enet\_mii\_speed\_t

#### Enumerator

kENET\_MiiSpeed10M Speed 10 Mbps.kENET\_MiiSpeed100M Speed 100 Mbps.

### 14.6.4 enum enet\_mii\_duplex\_t

#### Enumerator

**kENET\_MiiHalfDuplex** Half duplex mode. **kENET\_MiiFullDuplex** Full duplex mode.

# 14.6.5 enum enet\_mii\_normal\_opcode

#### Enumerator

**kENET\_MiiWriteFrame** Write frame operation for a valid MII management frame. **kENET\_MiiReadFrame** Read frame operation for a valid MII management frame.

# 14.6.6 enum enet\_dma\_burstlen

#### Enumerator

```
kENET_BurstLen1 DMA burst length 1.
kENET_BurstLen2 DMA burst length 2.
kENET_BurstLen4 DMA burst length 4.
kENET_BurstLen8 DMA burst length 8.
```

# SDK API Reference Manual v2.0.0

```
kENET_BurstLen16 DMA burst length 16.
```

kENET\_BurstLen32 DMA burst length 32.

kENET\_BurstLen64 DMA burst length 64. eight times enabled.

kENET\_BurstLen128 DMA burst length 128. eight times enabled.

kENET\_BurstLen256 DMA burst length 256. eight times enabled.

### 14.6.7 enum enet\_desc\_flag

#### Enumerator

```
kENET_MiddleFlag It's a middle descriptor of the frame.
```

**kENET FirstFlagOnly** It's the first descriptor of the frame.

**kENET\_LastFlagOnly** It's the last descriptor of the frame.

**kENET\_FirstLastFlag** It's the first and last descriptor of the frame.

### 14.6.8 enum enet\_systime\_op

#### Enumerator

```
kENET_SystimeAdd System time add to.
```

**kENET\_SystimeSubtract** System time subtract.

# 14.6.9 enum enet\_ts\_rollover\_type

#### Enumerator

```
kENET_BinaryRollover System time binary rollover.
```

kENET\_DigitalRollover System time digital rollover.

# 14.6.10 enum enet\_special\_config\_t

These control flags are provided for special user requirements. Normally, these is no need to set this control flags for ENET initialization. But if you have some special requirements, set the flags to specialControl in the enet\_config\_t.

#### Note

"kENET\_StoreAndForward" is recommended to be set when the ENET\_PTP1588FEATURE\_RE-QUIRED is defined or else the timestamp will be mess-up when the overflow happens.

#### Enumerator

**kENET\_DescDoubleBuffer** The double buffer is used in the tx/rx descriptor.

**kENET\_StoreAndForward** The rx/tx store and forward enable.

**kENET\_PromiscuousEnable** The promiscuous enabled.

**kENET** FlowControlEnable The flow control enabled.

**kENET\_BroadCastRxDisable** The broadcast disabled.

**kENET\_MulticastAllEnable** All multicast are passed.

*kENET\_8023AS2KPacket* 8023as support for 2K packets.

### 14.6.11 enum enet\_dma\_interrupt\_enable\_t

This enumeration uses one-bot encoding to allow a logical OR of multiple members.

#### Enumerator

**kENET\_DmaTx** Tx interrupt.

**kENET\_DmaTxStop** Tx stop interrupt.

kENET\_DmaTxBuffUnavail Tx buffer unavailable.

kENET DmaRx Rx interrupt.

**kENET\_DmaRxBuffUnavail** Rx buffer unavailable.

**kENET\_DmaRxStop** Rx stop.

kENET\_DmaRxWatchdogTimeout Rx watchdog timeout.

**kENET\_DmaEarlyTx** Early transmit.

**kENET\_DmaEarlyRx** Early receive.

**kENET DmaBusErr** Fatal bus error.

# 14.6.12 enum enet\_mac\_interrupt\_enable\_t

This enumeration uses one-bot encoding to allow a logical OR of multiple members.

# 14.6.13 enum enet\_event\_t

#### Enumerator

**kENET\_RxIntEvent** Receive interrupt event.

kENET\_TxIntEvent Transmit interrupt event.

**kENET\_WakeUpIntEvent** Wake up interrupt event.

*kENET\_TimeStampIntEvent* Time stamp interrupt event.

#### SDK API Reference Manual v2.0.0

#### 14.6.14 enum enet dma tx sche

#### Enumerator

kENET\_FixPri Fixed priority. channel 0 has lower priority than channel 1.kENET\_WeightStrPri Weighted(burst length) strict priority.kENET\_WeightRoundRobin Weighted (weight factor) round robin.

# 14.6.15 enum enet\_mtl\_multiqueue\_txsche

#### Enumerator

**kENET\_txWeightRR** Tx weight round-robin. **kENET\_txStrPrio** Tx strict priority.

### 14.6.16 enum enet\_mtl\_multiqueue\_rxsche

#### Enumerator

**kENET\_rxStrPrio** Tx weight round-robin, rx strict priority. **kENET\_rxWeightStrPrio** Tx strict priority, rx weight strict priority.

# 14.6.17 enum enet\_mtl\_rxqueuemap

#### Enumerator

**kENET\_StaticDirectMap** The received fame in rx Qn(n = 0,1) directly map to dma channel n. **kENET\_DynamicMap** The received frame in rx Qn(n = 0,1) map to the dma channel m(m = 0,1) related with the same Mac.

# 14.6.18 enum enet\_ptp\_event\_type\_t

#### Enumerator

kENET\_PtpEventMsgType PTP event message type.
kENET\_PtpSrcPortIdLen PTP message sequence id length.
kENET\_PtpEventPort PTP event port number.
kENET\_PtpGnrlPort PTP general port number.

# 14.7.1 void ENET\_GetDefaultConfig ( enet\_config\_t \* config )

The purpose of this API is to get the default ENET configure structure for ENET\_Init(). User may use the initialized structure unchanged in ENET\_Init(), or modify some fields of the structure before calling ENET\_Init(). Example:

```
enet_config_t config;
ENET_GetDefaultConfig(&config);
```

#### **Parameters**

| config | The ENET mac controller configuration structure pointer. |
|--------|----------------------------------------------------------|
|--------|----------------------------------------------------------|

# 14.7.2 void ENET\_Init ( ENET\_Type \* base, const enet\_config\_t \* config, uint8\_t \* macAddr, uint32 t refclkSrc\_Hz )

This function ungates the module clock and initializes it with the ENET basic configuration.

#### **Parameters**

| base         | ENET peripheral base address.                                                                                                                                                                                         |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| config       | ENET mac configuration structure pointer. The "enet_config_t" type mac configuration return from ENET_GetDefaultConfig can be used directly. It is also possible to verify the Mac configuration using other methods. |
| macAddr      | ENET mac address of Ethernet device. This MAC address should be provided.                                                                                                                                             |
| refclkSrc_Hz | ENET input reference clock.                                                                                                                                                                                           |

# 14.7.3 void ENET\_Deinit ( ENET\_Type \* base )

This function gates the module clock and disables the ENET module.

#### **Parameters**

| base |
|------|
|------|

# 14.7.4 status\_t ENET\_DescriptorInit ( ENET\_Type \* base, enet\_config\_t \* config, enet\_buffer\_config\_t \* bufferConfig )

#### Note

This function is do all tx/rx descriptors initialization. Because this API read all interrupt registers first and then set the interrupt flag for all descriptos, if the interrupt register is set. so the descriptor initialization should be called after ENET\_Init(), ENET\_EnableInterrupts() and ENET\_CreateHandle()(if transactional APIs are used).

#### **Parameters**

| base         | ENET peripheral base address. |
|--------------|-------------------------------|
| config       | The configuration for ENET.   |
| bufferConfig | All buffers configuration.    |

# 14.7.5 void ENET\_StartRxTx ( ENET\_Type \* base, uint8\_t txRingNum, uint8\_t rxRingNum )

This function enable the tx/rx and starts the rx/tx DMA. This shall be set after ENET initialization and before starting to receive the data.

#### **Parameters**

| base      | ENET peripheral base address.                                                                                                                |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------|
| rxRingNum | The number of the used rx rings. It shall not be larger than the ENET_RING_NUMMAX(2). If the ringNum is set with 1, the ring 0 will be used. |
| txRingNum | The number of the used tx rings. It shall not be larger than the ENET_RING_NUMMAX(2). If the ringNum is set with 1, the ring 0 will be used. |

#### Note

This must be called after all the ENET initilization. And should be called when the ENET receive/transmit is required.

# 14.7.6 static void ENET\_SetMII ( ENET\_Type \* base, enet\_mii\_speed\_t speed, enet\_mii\_duplex\_t duplex ) [static]

This API is provided to dynamically change the speed and dulpex for MAC.

#### **Parameters**

| base   | ENET peripheral base address. |
|--------|-------------------------------|
| speed  | The speed of the RMII mode.   |
| duplex | The duplex of the RMII mode.  |

# 14.7.7 void ENET\_SetSMI ( ENET\_Type \* base )

#### **Parameters**

| base | ENET peripheral base address. |
|------|-------------------------------|

### 14.7.8 static bool ENET\_IsSMIBusy ( ENET\_Type \* base ) [inline], [static]

#### **Parameters**

| base | ENET peripheral base address. |
|------|-------------------------------|
|------|-------------------------------|

#### Returns

The status of MII Busy status.

# 14.7.9 static uint16\_t ENET\_ReadSMIData ( ENET\_Type \* base ) [inline], [static]

#### Parameters

| base | ENET peripheral base address. |
|------|-------------------------------|
|------|-------------------------------|

#### Returns

The data read from PHY

# 14.7.10 void ENET\_StartSMIRead ( ENET\_Type \* base, uint32\_t phyAddr, uint32\_t phyReg )

support both MDIO IEEE802.3 Clause 22 and clause 45.

#### SDK API Reference Manual v2.0.0

#### **Parameters**

| base    | ENET peripheral base address. |
|---------|-------------------------------|
| phyAddr | The PHY address.              |
| phyReg  | The PHY register.             |

# 14.7.11 void ENET\_StartSMIWrite ( ENET\_Type \* base, uint32\_t phyReg, uint32\_t data )

support both MDIO IEEE802.3 Clause 22 and clause 45.

#### **Parameters**

| base    | ENET peripheral base address. |
|---------|-------------------------------|
| phyAddr | The PHY address.              |
| phyReg  | The PHY register.             |
| data    | The data written to PHY.      |

# 14.7.12 static void ENET\_SetMacAddr ( ENET\_Type \* base, uint8\_t \* macAddr ) [inline], [static]

#### Parameters

| base    | ENET peripheral base address.                                                                     |
|---------|---------------------------------------------------------------------------------------------------|
| macAddr | The six-byte Mac address pointer. The pointer is allocated by application and input into the API. |

# 14.7.13 void ENET\_GetMacAddr ( ENET\_Type \* base, uint8\_t \* macAddr )

#### **Parameters**

| base | ENET peripheral base address. |
|------|-------------------------------|
|------|-------------------------------|

SDK API Reference Manual v2.0.0

| macAddr | The six-byte Mac address pointer. The pointer is allocated by application and input |
|---------|-------------------------------------------------------------------------------------|
|         | into the API.                                                                       |

# 14.7.14 void ENET\_EnterPowerDown ( ENET\_Type \* base, uint32\_t \* wakeFilter )

the remote power wake up frame and magic frame can wake up the ENET from the power down mode.

#### **Parameters**

| base       | ENET peripheral base address.                                                                                                                                                                                                               |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| wakeFilter | The wakeFilter provided to configure the wake up frame fitter. Set the wakeFilter to NULL is not required. But if you have the filter requirement, please make sure the wakeFilter pointer shall be eight continuous 32-bits configuration. |

# 14.7.15 static void ENET\_ExitPowerDown ( ENET\_Type \* base ) [inline], [static]

Eixt from the power down mode and recover to noraml work mode.

#### Parameters

| base | ENET peripheral base address. |
|------|-------------------------------|

# 14.7.16 void ENET\_EnableInterrupts ( ENET\_Type \* base, uint32\_t mask )

This function enables the ENET interrupt according to the provided mask. The mask is a logical OR of enet\_dma\_interrupt\_enable\_t and enet\_mac\_interrupt\_enable\_t. For example, to enable the dma and mac interrupt, do the following.



#### **Parameters**

SDK API Reference Manual v2.0.0

| base | ENET peripheral base address.                                                   |  |
|------|---------------------------------------------------------------------------------|--|
|      | ENET interrupts to enable. This is a logical OR of both enumeration :: enet_dma |  |
|      | interrupt_enable_t and enet_mac_interrupt_enable_t.                             |  |

### 14.7.17 void ENET DisableInterrupts ( ENET Type \* base, uint32 t mask )

This function disables the ENET interrupt according to the provided mask. The mask is a logical OR of enet\_dma\_interrupt\_enable\_t and enet\_mac\_interrupt\_enable\_t. For example, to disable the dma and mac interrupt, do the following.

```
* ENET_DisableInterrupts(ENET, kENET_DmaRx |
    kENET_DmaTx | kENET_MacPmt);
```

#### **Parameters**

| base | ENET peripheral base address.                                                                                                         |  |
|------|---------------------------------------------------------------------------------------------------------------------------------------|--|
|      | ENET interrupts to disables. This is a logical OR of both enumeration :: enet_dma_interrupt_enable_t and enet_mac_interrupt_enable_t. |  |
|      | interrupt_enable_t and enet_mae_interrupt_enable_t.                                                                                   |  |

# 14.7.18 static uint32\_t ENET\_GetDmaInterruptStatus ( ENET\_Type \* base, uint8\_t channel ) [inline], [static]

#### **Parameters**

| base    | ENET peripheral base address.                                |  |
|---------|--------------------------------------------------------------|--|
| channel | The DMA Channel. Shall not be larger than ENET_RING_NUM_MAX. |  |

#### Returns

The event status of the interrupt source. This is the logical OR of members of the enumeration :: enet\_dma\_interrupt\_enable\_t.

# 14.7.19 static void ENET\_ClearDmaInterruptStatus ( ENET\_Type \* base, uint8\_t channel, uint32 t mask ) [inline], [static]

SDK API Reference Manual v2.0.0

#### **Parameters**

| base    | ENET peripheral base address.                                |
|---------|--------------------------------------------------------------|
| channel | The DMA Channel. Shall not be larger than ENET_RING_NUM_MAX. |

#### Returns

The event status of the interrupt source. This is the logical OR of members of the enumeration :: enet\_dma\_interrupt\_enable\_t.

# 14.7.20 static uint32\_t ENET\_GetMacInterruptStatus ( ENET\_Type \* base ) [inline], [static]

#### **Parameters**

| base | ENET peripheral base address. |
|------|-------------------------------|
|------|-------------------------------|

#### Returns

The event status of the interrupt source. Use the enum in enet\_mac\_interrupt\_enable\_t and right shift ENET\_MACINT\_ENUM\_OFFSET to mask the returned value to get the exact interrupt status.

# 14.7.21 void ENET\_ClearMacInterruptStatus ( ENET\_Type \* base, uint32\_t mask )

This function clears enabled ENET interrupts according to the provided mask. The mask is a logical O-R of enumeration members. See the enet\_mac\_interrupt\_enable\_t. For example, to clear the TX frame interrupt and RX frame interrupt, do the following.

```
* ENET_ClearMacInterruptStatus(ENET, kENET_MacPmt);
```

#### **Parameters**

| base | ENET peripheral base address.                                                      |  |
|------|------------------------------------------------------------------------------------|--|
| mask | ENET interrupt source to be cleared. This is the logical OR of members of the enu- |  |
|      | meration :: enet_mac_interrupt_enable_t.                                           |  |

# 14.7.22 static bool ENET\_IsTxDescriptorDmaOwn ( enet\_tx\_bd\_struct\_t \* txDesc ) [inline], [static]

#### **Parameters**

| txDesc | The given tx descriptor. |
|--------|--------------------------|
|--------|--------------------------|

#### Return values

| True | the dma own tx descriptor, false application own tx descriptor. |
|------|-----------------------------------------------------------------|
|------|-----------------------------------------------------------------|

# 14.7.23 void ENET\_SetupTxDescriptor ( enet\_tx\_bd\_struct\_t \* txDesc, void \* buffer1, uint32\_t bytes1, void \* buffer2, uint32\_t bytes2, uint32\_t framelen, bool intEnable, bool tsEnable, enet\_desc\_flag flag, uint8\_t slotNum )

This function is a low level functional API to setup or prepare a given tx descriptor.

#### Parameters

| txDesc    | The given tx descriptor.                               |
|-----------|--------------------------------------------------------|
| buffer1   | The first buffer address in the descriptor.            |
| bytes1    | The bytes in the fist buffer.                          |
| buffer2   | The second buffer address in the descriptor.           |
| bytes1    | The bytes in the second buffer.                        |
| framelen  | The length of the frame to be transmitted.             |
| intEnable | Interrupt enable flag.                                 |
| tsEnable  | The timestamp enable.                                  |
| flag      | The flag of this tx desciriptor, see "enet_desc_flag". |
| slotNum   | The slot num used for AV only.                         |

Note

This must be called after all the ENET initilization. And should be called when the ENET receive/transmit is required. Transmit buffers are 'zero-copy' buffers, so the buffer must remain in memory until the packet has been fully transmitted. The buffers should be free or requeued in the transmit interrupt irq handler.

# 14.7.24 static void ENET\_UpdateTxDescriptorTail ( ENET\_Type \* base, uint8\_t channel, uint32\_t txDescTailAddrAlign ) [inline], [static]

This function is a low level functional API to update the tx descriptor tail. This is called after you setup a new tx descriptor to update the tail pointer to make the new descritor accessable by DMA.

SDK API Reference Manual v2.0.0

#### **Parameters**

| base                     | ENET peripheral base address.    |
|--------------------------|----------------------------------|
| channel                  | The tx DMA channel.              |
| txDescTail-<br>AddrAlign | The new tx tail pointer address. |

# 14.7.25 static void ENET\_UpdateRxDescriptorTail ( ENET\_Type \* base, uint8\_t channel, uint32 t rxDescTailAddrAlign ) [inline], [static]

This function is a low level functional API to update the the rx descriptor tail. This is called after you setup a new rx descriptor to update the tail pointer to make the new descritor accessable by DMA and to anouse the rx poll command for DMA.

#### **Parameters**

| base                     | ENET peripheral base address.    |
|--------------------------|----------------------------------|
| channel                  | The rx DMA channel.              |
| rxDescTail-<br>AddrAlign | The new rx tail pointer address. |

# 14.7.26 static uint32\_t ENET\_GetRxDescriptor ( enet\_rx\_bd\_struct\_t \* rxDesc ) [inline], [static]

This function is a low level functional API to get the status flag from a given rx descriptor.

#### **Parameters**

| rxDesc | The given rx descriptor. |
|--------|--------------------------|
|--------|--------------------------|

#### Return values

| The | RDES3 regions for write-back format rx buffer descriptor. |
|-----|-----------------------------------------------------------|
| The | RDE33 regions for write-back format ix buffer descriptor. |

#### Note

This must be called after all the ENET initilization. And should be called when the ENET receive/transmit is required.

SDK API Reference Manual v2.0.0

# 14.7.27 void ENET\_UpdateRxDescriptor ( enet\_rx\_bd\_struct\_t \* rxDesc, void \* buffer1, void \* buffer2, bool intEnable, bool doubleBuffEnable )

This function is a low level functional API to Updates the buffers and the own status for a given rx descriptor.

#### **Parameters**

| rxDesc                | The given rx descriptor.                     |
|-----------------------|----------------------------------------------|
| buffer1               | The first buffer address in the descriptor.  |
| buffer2               | The second buffer address in the descriptor. |
| intEnable             | Interrupt enable flag.                       |
| doubleBuff-<br>Enable | The double buffer enable flag.               |

#### Note

This must be called after all the ENET initilization. And should be called when the ENET receive/transmit is required.

# 14.7.28 void ENET\_CreateHandler ( ENET\_Type \* base, enet\_handle\_t \* handle, enet\_config\_t \* config, enet\_buffer\_config\_t \* bufferConfig, enet\_callback\_t callback, void \* userData )

This is a transactional API and it's provided to store all datas which are needed during the whole transactional process. This API should not be used when you use functional APIs to do data tx/rx. This is funtion will store many data/flag for transactional use, so all configure API such as ENET\_Init(), ENET\_DescriptorInit(), ENET\_EnableInterrupts() etc.

#### Note

as our transactional transmit API use the zero-copy transmit buffer. so there are two thing we emphasize here:

- 1. tx buffer free/requeue for application should be done in the tx interrupt handler. Please set callback: kENET\_TxIntEvent with tx buffer free/requeue process APIs.
- 2. the tx interrupt is forced to open.

#### **Parameters**

| base   | ENET peripheral base address. |
|--------|-------------------------------|
| handle | ENET handler.                 |

SDK API Reference Manual v2.0.0

| config       | ENET configuration.        |
|--------------|----------------------------|
| bufferConfig | ENET buffer configuration. |
| callback     | The callback function.     |
| userData     | The application data.      |

# 14.7.29 status\_t ENET\_GetRxFrameSize ( ENET\_Type \* base, enet\_handle\_t \* handle, uint32 t \* length, uint8 t channel )

This function gets a received frame size from the ENET buffer descriptors.

#### Note

The FCS of the frame is automatically removed by MAC and the size is the length without the FCS. After calling ENET\_GetRxFrameSize, ENET\_ReadFrame() should be called to update the receive buffers If the result is not "kStatus\_ENET\_RxFrameEmpty".

#### **Parameters**

| handle  | The ENET handler structure. This is the same handler pointer used in the ENET_Init. |
|---------|-------------------------------------------------------------------------------------|
| length  | The length of the valid frame received.                                             |
| channel | The DMAC channel for the rx.                                                        |

#### Return values

| kStatus_ENET_RxFrame-<br>Empty | No frame received. Should not call ENET_ReadFrame to read frame.                                                                     |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| kStatus_ENET_RxFrame-<br>Error | Data error happens. ENET_ReadFrame should be called with NULL data and NULL length to update the receive buffers.                    |
| kStatus_Success                | Receive a frame Successfully then the ENET_ReadFrame should be called with the right data buffer and the captured data length input. |

#### 14.7.30 status\_t ENET ReadFrame ( ENET Type \* base, enet handle t \* handle, uint8\_t \* data, uint32\_t length, uint8\_t channel)

This function reads a frame from the ENET DMA descriptors. The ENET\_GetRxFrameSize should be used to get the size of the prepared data buffer. For example use rx dma channel 0:

- uint32\_t length;
- enet\_handle\_t q\_handle;

SDK API Reference Manual v2.0.0 **NXP Semiconductors** 171

```
//Get the received frame size firstly.
status = ENET_GetRxFrameSize(&g_handle, &length, 0);
if (length != 0)
    //Allocate memory here with the size of "length"
    uint8_t *data = memory allocate interface;
    if (!data)
    {
        ENET_ReadFrame(ENET, &g_handle, NULL, 0, 0);
        //Add the console warning log.
    }
    else
    {
      status = ENET_ReadFrame(ENET, &g_handle, data, length, 0);
       //Call stack input API to deliver the data to stack
else if (status == kStatus_ENET_RxFrameError)
   //Update the received buffer when a error frame is received.
   ENET_ReadFrame(ENET, &g_handle, NULL, 0, 0);
```

#### **Parameters**

| base    | ENET peripheral base address.                                                                      |
|---------|----------------------------------------------------------------------------------------------------|
| handle  | The ENET handler structure. This is the same handler pointer used in the ENET_Init.                |
| data    | The data buffer provided by user to store the frame which memory size should be at least "length". |
| length  | The size of the data buffer which is still the length of the received frame.                       |
| channel | The rx DMA channel. shall not be larger than 2.                                                    |

#### Returns

The execute status, successful or failure.

# 14.7.31 status\_t ENET\_SendFrame ( ENET\_Type \* base, enet\_handle\_t \* handle, uint8\_t \* data, uint32\_t length )

Note

The CRC is automatically appended to the data. Input the data to send without the CRC.

#### **Parameters**

| base   | ENET peripheral base address.                                                     |
|--------|-----------------------------------------------------------------------------------|
| handle | The ENET handler pointer. This is the same handler pointer used in the ENET_Init. |
| data   | The data buffer provided by user to be send.                                      |
| length | The length of the data to be send.                                                |

#### Return values

| kStatus_Success       | Send frame succeed.                                                       |
|-----------------------|---------------------------------------------------------------------------|
| kStatus_ENET_TxFrame- | Transmit buffer descriptor is busy under transmission. The transmit busy  |
| Busy                  | happens when the data send rate is over the MAC capacity. The waiting     |
|                       | mechanism is recommended to be added after each call return with kStatus- |
|                       | _ENET_TxFrameBusy.                                                        |

# 14.7.32 void ENET\_ReclaimTxDescriptor ( ENET\_Type \* base, enet\_handle\_t \* handle, uint8\_t channel )

This function is used to update the tx descriptor status and store the tx timestamp when the 1588 feature is enabled. This is called by the transmit interupt IRQ handler after the complete of a frame transmission.

#### **Parameters**

| base    | ENET peripheral base address.                                                     |
|---------|-----------------------------------------------------------------------------------|
| handle  | The ENET handler pointer. This is the same handler pointer used in the ENET_Init. |
| channel | The tx DMA channnel.                                                              |

# 14.7.33 void ENET\_PMTIRQHandler ( ENET\_Type \* base, enet\_handle\_t \* handle )

#### **Parameters**

| base   | ENET peripheral base address. |
|--------|-------------------------------|
| handle | The ENET handler pointer.     |

# 14.7.34 void ENET\_IRQHandler ( ENET\_Type \* base, enet\_handle\_t \* handle )

# Parameters

| base   | ENET peripheral base address. |
|--------|-------------------------------|
| handle | The ENET handler pointer.     |

# **Chapter 15 FLASHIAP: Flash In Application Programming Driver**

#### 15.1 Overview

The SDK provides a driver for the Flash In Application Programming (FLASHIAP).

It provides a set of functions to call the on chip in application flash programming interface. User code executing from on chip flash or ram can call these function to erase and write the flash memory.

# 15.2 GFlash In Application Programming operation

FLASHIAP\_PrepareSectorForWrite() prepares a sector for write or erase operation.

FLASHIAP\_CopyRamToFlash() function programs the flash memory.

FLASHIAP\_EraseSector() function erase a flash sector. A sector must be erased before write operation.

### 15.3 Typical use case

### **Files**

• file fsl\_flashiap.h

# **Typedefs**

• typedef void(\* IAP\_ENTRY\_T )(uint32\_t cmd[5], uint32\_t stat[4])

IAP\_ENTRY API function type.

### Typical use case

#### **Enumerations**

```
enum _flashiap_status {
 kStatus FLASHIAP Success = kStatus Success,
 kStatus FLASHIAP InvalidCommand = MAKE STATUS(kStatusGroup FLASHIAP, 1U),
 kStatus_FLASHIAP_SrcAddrError,
 kStatus FLASHIAP DstAddrError,
 kStatus_FLASHIAP_SrcAddrNotMapped,
 kStatus_FLASHIAP_DstAddrNotMapped,
 kStatus_FLASHIAP_CountError,
 kStatus_FLASHIAP_InvalidSector,
 kStatus FLASHIAP SectorNotblank = MAKE STATUS(kStatusGroup FLASHIAP, 8U),
 kStatus_FLASHIAP_NotPrepared,
 kStatus_FLASHIAP_CompareError,
 kStatus FLASHIAP Busy,
 kStatus_FLASHIAP_ParamError,
 kStatus_FLASHIAP_AddrError = MAKE_STATUS(kStatusGroup_FLASHIAP, 13U),
 kStatus_FLASHIAP_AddrNotMapped,
 kStatus_FLASHIAP_NoPower = MAKE_STATUS(kStatusGroup_FLASHIAP, 24U),
 kStatus FLASHIAP NoClock }
    Flashiap status codes.
enum _flashiap_commands {
 kIapCmd_FLASHIAP_PrepareSectorforWrite = 50U,
 kIapCmd FLASHIAP CopyRamToFlash = 51U,
 kIapCmd_FLASHIAP_EraseSector = 52U,
 kIapCmd_FLASHIAP_BlankCheckSector = 53U,
 kIapCmd FLASHIAP ReadPartId = 54U,
 kIapCmd FLASHIAP Read BootromVersion = 55U,
 kIapCmd_FLASHIAP_Compare = 56U,
 kIapCmd_FLASHIAP_ReinvokeISP = 57U,
 kIapCmd FLASHIAP ReadUid = 58U,
 kIapCmd FLASHIAP ErasePage = 59U,
 kIapCmd_FLASHIAP_ReadMisr = 70U,
 kIapCmd_FLASHIAP_ReinvokeI2cSpiISP = 71U }
    Flashiap command codes.
```

#### **Functions**

- static void iap\_entry (uint32\_t \*cmd\_param, uint32\_t \*status\_result)

  IAP ENTRY API function type.
- status\_t FLASHIAP\_PrepareSectorForWrite (uint32\_t startSector, uint32\_t endSector) Prepare sector for write operation.
- status\_t FLASHIAP\_CopyRamToFlash (uint32\_t dstAddr, uint32\_t \*srcAddr, uint32\_t numOf-Bytes, uint32\_t systemCoreClock)
   Copy RAM to flash.
- status\_t FLASHIAP\_EraseSector (uint32\_t startSector, uint32\_t endSector, uint32\_t systemCore-Clock)

Erase sector.

- status\_t FLASHIAP\_ErasePage (uint32\_t startPage, uint32\_t endPage, uint32\_t systemCoreClock) This function erases page(s).
- status\_t FLASHIAP\_BlankCheckSector (uint32\_t startSector, uint32\_t endSector)

  Blank check sector(s)
- status\_t FLASHIAP\_Compare (uint32\_t dstAddr, uint32\_t \*srcAddr, uint32\_t numOfBytes) Compare memory contents of flash with ram.

### **Driver version**

• #define FSL\_FLASHIAP\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) *Version 2.0.0.* 

#### 15.4 Macro Definition Documentation

### 15.4.1 #define FSL FLASHIAP DRIVER VERSION (MAKE\_VERSION(2, 0, 0))

### 15.5 Enumeration Type Documentation

### 15.5.1 enum \_flashiap\_status

#### Enumerator

kStatus\_FLASHIAP\_Success Api is executed successfully.

kStatus\_FLASHIAP\_InvalidCommand Invalid command.

**kStatus\_FLASHIAP\_SrcAddrError** Source address is not on word boundary.

**kStatus\_FLASHIAP\_DstAddrError** Destination address is not on a correct boundary.

**kStatus FLASHIAP SrcAddrNotMapped** Source address is not mapped in the memory map.

kStatus\_FLASHIAP\_DstAddrNotMapped Destination address is not mapped in the memory map.

**kStatus\_FLASHIAP\_CountError** Byte count is not multiple of 4 or is not a permitted value.

**kStatus\_FLASHIAP\_InvalidSector** Sector number is invalid or end sector number is greater than start sector number.

**kStatus FLASHIAP SectorNotblank** One or more sectors are not blank.

**kStatus\_FLASHIAP\_NotPrepared** Command to prepare sector for write operation was not executed.

**kStatus FLASHIAP CompareError** Destination and source memory contents do not match.

**kStatus FLASHIAP Busy** Flash programming hardware interface is busy.

kStatus\_FLASHIAP\_ParamError Insufficient number of parameters or invalid parameter.

kStatus\_FLASHIAP\_AddrError Address is not on word boundary.

kStatus\_FLASHIAP\_AddrNotMapped Address is not mapped in the memory map.

kStatus\_FLASHIAP\_NoPower Flash memory block is powered down.

kStatus\_FLASHIAP\_NoClock Flash memory block or controller is not clocked.

# 15.5.2 enum \_flashiap\_commands

#### Enumerator

klapCmd\_FLASHIAP\_PrepareSectorforWrite Prepare Sector for write.

klapCmd\_FLASHIAP\_CopyRamToFlash Copy RAM to flash.

kIapCmd\_FLASHIAP\_EraseSector Erase Sector.

kIapCmd\_FLASHIAP\_BlankCheckSector Blank check sector.

klapCmd\_FLASHIAP\_ReadPartId Read part id.

klapCmd\_FLASHIAP\_Read\_BootromVersion Read bootrom version.

klapCmd\_FLASHIAP\_Compare Compare.

kIapCmd\_FLASHIAP\_ReinvokeISP Reinvoke ISP.

kIapCmd\_FLASHIAP\_ReadUid Read Uid isp.

klapCmd\_FLASHIAP\_ErasePage Erase Page.

kIapCmd\_FLASHIAP\_ReadMisr Read Misr.

klapCmd\_FLASHIAP\_ReinvokeI2cSpiISP Reinvoke I2C/SPI isp.

#### 15.6 Function Documentation

# 15.6.1 static void iap\_entry ( uint32\_t \* cmd\_param, uint32\_t \* status\_result ) [inline], [static]

Wrapper for rom iap call

#### **Parameters**

| cmd_param     | IAP command and relevant parameter array. |
|---------------|-------------------------------------------|
| status_result | IAP status result array.                  |

#### Return values

| None. | Status/Result is returned via status_result array. |
|-------|----------------------------------------------------|

# 15.6.2 status\_t FLASHIAP\_PrepareSectorForWrite ( uint32\_t startSector, uint32\_t endSector )

This function prepares sector(s) for write/erase operation. This function must be called before calling the FLASHIAP\_CopyRamToFlash() or FLASHIAP\_EraseSector() or FLASHIAP\_ErasePage() function. The end sector must be greater than or equal to start sector number.

#### **Parameters**

| startSector | Start sector number. |
|-------------|----------------------|
| endSector   | End sector number.   |

#### Return values

| kStatus_FLASHIAP      | Api was executed successfully.                                             |
|-----------------------|----------------------------------------------------------------------------|
| Success               |                                                                            |
| kStatus_FLASHIAP_No-  | Flash memory block is powered down.                                        |
| Power                 |                                                                            |
| kStatus_FLASHIAP_No-  | Flash memory block or controller is not clocked.                           |
| Clock                 |                                                                            |
| kStatus_FLASHIAP      | Sector number is invalid or end sector number is greater than start sector |
| InvalidSector         | number.                                                                    |
| kStatus_FLASHIAP_Busy | Flash programming hardware interface is busy.                              |

# 15.6.3 status\_t FLASHIAP\_CopyRamToFlash ( uint32\_t dstAddr, uint32\_t \* srcAddr, uint32\_t numOfBytes, uint32\_t systemCoreClock )

This function programs the flash memory. Corresponding sectors must be prepared via FLASHIAP\_PrepareSectorForWrite before calling this function. The addresses should be a 256 byte boundary and the number of bytes should be  $256 \mid 512 \mid 1024 \mid 4096$ .

#### **Parameters**

| dstAddr              | Destination flash address where data bytes are to be written.                      |
|----------------------|------------------------------------------------------------------------------------|
| srcAddr              | Source ram address from where data bytes are to be read.                           |
| numOfBytes           | Number of bytes to be written.                                                     |
| systemCore-<br>Clock | SystemCoreClock in Hz. It is converted to KHz before calling the rom IAP function. |

### Return values

| kStatus_FLASHIAP | Api was executed successfully. |
|------------------|--------------------------------|
| Success          |                                |

| kStatus_FLASHIAP_No-<br>Power          | Flash memory block is powered down.                             |
|----------------------------------------|-----------------------------------------------------------------|
| kStatus_FLASHIAP_No-<br>Clock          | Flash memory block or controller is not clocked.                |
| kStatus_FLASHIAP_Src-<br>AddrError     | Source address is not on word boundary.                         |
| kStatus_FLASHIAP_Dst-<br>AddrError     | Destination address is not on a correct boundary.               |
| kStatus_FLASHIAP_Src-<br>AddrNotMapped | Source address is not mapped in the memory map.                 |
| kStatus_FLASHIAP_Dst-<br>AddrNotMapped | Destination address is not mapped in the memory map.            |
| kStatus_FLASHIAP<br>CountError         | Byte count is not multiple of 4 or is not a permitted value.    |
| kStatus_FLASHIAP_Not-<br>Prepared      | Command to prepare sector for write operation was not executed. |
| kStatus_FLASHIAP_Busy                  | Flash programming hardware interface is busy.                   |

# 15.6.4 status\_t FLASHIAP\_EraseSector ( uint32\_t startSector, uint32\_t endSector, uint32\_t systemCoreClock )

This function erases sector(s). The end sector must be greater than or equal to start sector number. FLAS-HIAP\_PrepareSectorForWrite must be called before calling this function.

#### **Parameters**

| startSector          | Start sector number.                                                               |
|----------------------|------------------------------------------------------------------------------------|
| endSector            | End sector number.                                                                 |
| systemCore-<br>Clock | SystemCoreClock in Hz. It is converted to KHz before calling the rom IAP function. |

#### Return values

| kStatus_FLASHIAP | Api was executed successfully. |
|------------------|--------------------------------|
| Success          |                                |

181

| kStatus_FLASHIAP_No-  | Flash memory block is powered down.                                        |
|-----------------------|----------------------------------------------------------------------------|
| Power                 |                                                                            |
| kStatus_FLASHIAP_No-  | Flash memory block or controller is not clocked.                           |
| Clock                 |                                                                            |
| kStatus_FLASHIAP      | Sector number is invalid or end sector number is greater than start sector |
| InvalidSector         | number.                                                                    |
| kStatus_FLASHIAP_Not- | Command to prepare sector for write operation was not executed.            |
| Prepared              |                                                                            |
| kStatus_FLASHIAP_Busy | Flash programming hardware interface is busy.                              |

# 15.6.5 status\_t FLASHIAP\_ErasePage ( uint32\_t startPage, uint32\_t endPage, uint32\_t systemCoreClock )

The end page must be greater than or equal to start page number. Corresponding sectors must be prepared via FLASHIAP\_PrepareSectorForWrite before calling calling this function.

#### **Parameters**

| startPage            | Start page number                                                                  |
|----------------------|------------------------------------------------------------------------------------|
| endPage              | End page number                                                                    |
| systemCore-<br>Clock | SystemCoreClock in Hz. It is converted to KHz before calling the rom IAP function. |

### Return values

| kStatus_FLASHIAP     | Api was executed successfully.                                            |
|----------------------|---------------------------------------------------------------------------|
| Success              |                                                                           |
| kStatus_FLASHIAP_No- | Flash memory block is powered down.                                       |
| Power                |                                                                           |
| kStatus_FLASHIAP_No- | Flash memory block or controller is not clocked.                          |
| Clock                |                                                                           |
| kStatus_FLASHIAP     | Page number is invalid or end page number is greater than start page num- |
| InvalidSector        | ber                                                                       |

SDK API Reference Manual v2.0.0

| kStatus_FLASHIAP_Not- | Command to prepare sector for write operation was not executed. |
|-----------------------|-----------------------------------------------------------------|
| Prepared              |                                                                 |
| kStatus_FLASHIAP_Busy | Flash programming hardware interface is busy.                   |

# 15.6.6 status\_t FLASHIAP\_BlankCheckSector ( uint32\_t startSector, uint32\_t endSector )

Blank check single or multiples sectors of flash memory. The end sector must be greater than or equal to start sector number. It can be used to verify the sector eraseure after FLASHIAP\_EraseSector call.

#### **Parameters**

| startSector | : Start sector number. Must be greater than or equal to start sector number |
|-------------|-----------------------------------------------------------------------------|
| endSector   | : End sector number                                                         |

#### Return values

| _                    | One or more sectors are in erased state.         |
|----------------------|--------------------------------------------------|
| Success              |                                                  |
| kStatus_FLASHIAP_No- | Flash memory block is powered down.              |
| Power                |                                                  |
| kStatus_FLASHIAP_No- | Flash memory block or controller is not clocked. |
| Clock                |                                                  |
| kStatus_FLASHIAP     | One or more sectors are not blank.               |
| SectorNotblank       |                                                  |

# 15.6.7 status\_t FLASHIAP\_Compare ( uint32\_t dstAddr, uint32\_t \* srcAddr, uint32\_t numOfBytes )

This function compares the contents of flash and ram. It can be used to verify the flash memory contents after FLASHIAP\_CopyRamToFlash call.

#### **Parameters**

| dstAddi | Destination flash address. |
|---------|----------------------------|

SDK API Reference Manual v2.0.0

| srcAddr    | Source ram address.             |
|------------|---------------------------------|
| numOfBytes | Number of bytes to be compared. |

# Return values

| kStatus_FLASHIAP<br>Success       | Contents of flash and ram match.                             |
|-----------------------------------|--------------------------------------------------------------|
| kStatus_FLASHIAP_No-<br>Power     | Flash memory block is powered down.                          |
| kStatus_FLASHIAP_No-<br>Clock     | Flash memory block or controller is not clocked.             |
| kStatus_FLASHIAP<br>AddrError     | Address is not on word boundary.                             |
| kStatus_FLASHIAP<br>AddrNotMapped | Address is not mapped in the memory map.                     |
| kStatus_FLASHIAP<br>CountError    | Byte count is not multiple of 4 or is not a permitted value. |
| kStatus_FLASHIAP<br>CompareError  | Destination and source memory contents do not match.         |

# Chapter 16

# **I2C: Inter-Integrated Circuit Driver**

# 16.1 Overview

The SDK provides a peripheral driver for the Inter-Integrated Circuit (I2C) module of LPC devices.

The I2C driver includes functional APIs and transactional APIs.

Functional APIs are feature/property target low-level APIs. Functional APIs can be used for the I2C master/slave initialization/configuration/operation for optimization/customization purpose. Using the functional APIs requires the knowledge of the I2C master peripheral and how to organize functional APIs to meet the application requirements. The I2C functional operation groups provide the functional APIs set.

Transactional APIs are transaction target high-level APIs. The transactional APIs can be used to enable the peripheral quickly and also in the application if the code size and performance of transactional APIs satisfy the requirements. If the code size and performance are critical requirements, see the transactional API implementation and write custom code using the functional APIs or accessing the hardware registers.

Transactional APIs support asynchronous transfer. This means that the functions I2C\_MasterTransfer-NonBlocking() set up the interrupt non-blocking transfer. When the transfer completes, the upper layer is notified through a callback function with the status.

# 16.2 Typical use case

# 16.2.1 Master Operation in functional method

```
i2c_master_config_t masterConfig;
uint8_t status;
status_t result = kStatus_Success;
uint8_t txBuff[BUFFER_SIZE];
/* Get default configuration for master. */
I2C_MasterGetDefaultConfig(&masterConfig);
/* Init I2C master. */
I2C_MasterInit(EXAMPLE_I2C_MASTER_BASEADDR, &masterConfig, I2C_MASTER_CLK);
/* Send start and slave address. */
I2C_MasterStart(EXAMPLE_I2C_MASTER_BASEADDR, 7-bit slave address,
     kI2C_Write/kI2C_Read);
/* Wait address sent out. */
while(!((status = I2C_GetStatusFlag(EXAMPLE_I2C_MASTER_BASEADDR)) & kI2C_IntPendingFlag))
if (status & kI2C ReceiveNakFlag)
    return kStatus I2C Nak:
result = I2C_MasterWriteBlocking(EXAMPLE_I2C_MASTER_BASEADDR, txBuff, BUFFER_SIZE);
```

SDK API Reference Manual v2.0.0

# Typical use case

```
if(result)
    /* If error occours, send STOP. */
    I2C_MasterStop(EXAMPLE_I2C_MASTER_BASEADDR, kI2CStop);
    return result:
while(!(I2C_GetStatusFlag(EXAMPLE_I2C_MASTER_BASEADDR) & kI2C_IntPendingFlag))
/* Wait all data sent out, send STOP. */
I2C_MasterStop(EXAMPLE_I2C_MASTER_BASEADDR, kI2CStop);
```

# Master Operation in interrupt transactional method

```
i2c_master_handle_t g_m_handle;
volatile bool g_MasterCompletionFlag = false;
i2c_master_config_t masterConfig;
uint8_t status;
status_t result = kStatus_Success;
uint8 t txBuff[BUFFER SIZE];
i2c_master_transfer_t masterXfer;
static void i2c_master_callback(I2C_Type *base, i2c_master_handle_t *handle,
     status_t status, void *userData)
    /\star Signal transfer success when received success status. \star/
   if (status == kStatus Success)
        g_MasterCompletionFlag = true;
/* Get default configuration for master. */
I2C_MasterGetDefaultConfig(&masterConfig);
/* Init I2C master. */
I2C_MasterInit(EXAMPLE_I2C_MASTER_BASEADDR, &masterConfiq, I2C_MASTER_CLK);
masterXfer.slaveAddress = I2C_MASTER_SLAVE_ADDR_7BIT;
masterXfer.direction = kI2C_Write;
masterXfer.subaddress = NULL;
masterXfer.subaddressSize = 0;
masterXfer.data = txBuff;
masterXfer.dataSize = BUFFER_SIZE;
masterXfer.flags = kI2C_TransferDefaultFlag;
I2C_MasterTransferCreateHandle(EXAMPLE_I2C_MASTER_BASEADDR, &g_m_handle,
     i2c_master_callback, NULL);
I2C_MasterTransferNonBlocking(EXAMPLE_I2C_MASTER_BASEADDR, &q_m_handle, &
     masterXfer);
/* Wait for transfer completed. */
while (!g_MasterCompletionFlag)
g_MasterCompletionFlag = false;
```

SDK API Reference Manual v2.0.0

# 16.2.3 Master Operation in DMA transactional method

```
i2c_master_dma_handle_t g_m_dma_handle;
dma_handle_t dmaHandle;
volatile bool g_MasterCompletionFlag = false;
i2c_master_config_t masterConfig;
uint8_t txBuff[BUFFER_SIZE];
i2c_master_transfer_t masterXfer;
static void i2c_master_callback(I2C_Type *base, i2c_master_dma_handle_t *handle,
      status_t status, void *userData)
    /\star Signal transfer success when received success status. \star/
    if (status == kStatus_Success)
        g_MasterCompletionFlag = true;
/* Get default configuration for master. */
I2C MasterGetDefaultConfig(&masterConfig);
/* Init I2C master. */
I2C_MasterInit(EXAMPLE_I2C_MASTER_BASEADDR, &masterConfig, I2C_MASTER_CLK);
masterXfer.slaveAddress = I2C_MASTER_SLAVE_ADDR_7BIT;
masterXfer.direction = kI2C_Write;
masterXfer.subaddress = NULL;
masterXfer.subaddressSize = 0;
masterXfer.data = txBuff;
masterXfer.dataSize = BUFFER_SIZE;
masterXfer.flags = kI2C_TransferDefaultFlag;
DMA_EnableChannel(EXAMPLE_DMA, EXAMPLE_I2C_MASTER_CHANNEL);
DMA_CreateHandle(&dmaHandle, EXAMPLE_DMA, EXAMPLE_I2C_MASTER_CHANNEL);
I2C_MasterTransferCreateHandleDMA(EXAMPLE_I2C_MASTER_BASEADDR, &
      q_m_dma_handle, i2c_master_callback, NULL, &dmaHandle);
I2C_MasterTransferDMA(EXAMPLE_I2C_MASTER_BASEADDR, &g_m_dma_handle, &masterXfer);
/* Wait for transfer completed. */
while (!g_MasterCompletionFlag)
g_MasterCompletionFlag = false;
```

# 16.2.4 Slave Operation in functional method

SDK API Reference Manual v2.0.0

# Typical use case

```
/* Slave transmit, master reading from slave. */
if (status & kI2C_TransferDirectionFlag)
{
    result = I2C_SlaveWriteBlocking(EXAMPLE_I2C_SLAVE_BASEADDR);
}
else
{
    I2C_SlaveReadBlocking(EXAMPLE_I2C_SLAVE_BASEADDR);
}
return result;
```

# 16.2.5 Slave Operation in interrupt transactional method

```
i2c_slave_config_t slaveConfig;
i2c_slave_handle_t g_s_handle;
volatile bool q_SlaveCompletionFlag = false;
static void i2c_slave_callback(I2C_Type *base, i2c_slave_transfer_t *xfer, void *
      userData)
    switch (xfer->event)
        /* Transmit request */
        case kI2C_SlaveTransmitEvent:
           /* Update information for transmit process */
           xfer->data = g_slave_buff;
           xfer->dataSize = I2C_DATA_LENGTH;
            break;
        /* Receive request */
        case kI2C_SlaveReceiveEvent:
           /* Update information for received process */
            xfer->data = g_slave_buff;
            xfer->dataSize = I2C_DATA_LENGTH;
            break;
        /* Transfer done */
        case kI2C_SlaveCompletionEvent:
            g_SlaveCompletionFlag = true;
            break;
        default:
            g_SlaveCompletionFlag = true;
            break;
I2C_SlaveGetDefaultConfig(&slaveConfig); /*default configuration 7-bit addressing
      mode*/
slaveConfig.slaveAddr = 7-bit address
slaveConfig.addressingMode = kI2C_Address7bit/kI2C_RangeMatch;
I2C_SlaveInit(EXAMPLE_I2C_SLAVE_BASEADDR, &slaveConfig);
I2C_SlaveTransferCreateHandle(EXAMPLE_I2C_SLAVE_BASEADDR, &g_s_handle,
     i2c_slave_callback, NULL);
I2C_SlaveTransferNonBlocking(EXAMPLE_I2C_SLAVE_BASEADDR, &g_s_handle,
      kI2C_SlaveCompletionEvent);
/* Wait for transfer completed. */
while (!g_SlaveCompletionFlag)
```

SDK API Reference Manual v2.0.0

g\_SlaveCompletionFlag = false;

# **Modules**

- I2C DMA DriverI2C Driver
- I2C FreeRTOS Driver
- I2C Master Driver
- I2C Slave Driver

# **I2C Driver**

# **16.3 I2C** Driver

# 16.3.1 Overview

# **Files**

• file fsl i2c.h

### **Macros**

```
    #define I2C_STAT_MSTCODE_IDLE (0)
        Master Idle State Code.
    #define I2C_STAT_MSTCODE_RXREADY (1)
        Master Receive Ready State Code.
    #define I2C_STAT_MSTCODE_TXREADY (2)
        Master Transmit Ready State Code.
    #define I2C_STAT_MSTCODE_NACKADR (3)
        Master NACK by slave on address State Code.
    #define I2C_STAT_MSTCODE_NACKDAT (4)
        Master NACK by slave on data State Code.
```

# **Enumerations**

```
    enum _i2c_status {
        kStatus_I2C_Busy = MAKE_STATUS(kStatusGroup_FLEXCOMM_I2C, 0),
        kStatus_I2C_Idle = MAKE_STATUS(kStatusGroup_FLEXCOMM_I2C, 1),
        kStatus_I2C_Nak,
        kStatus_I2C_InvalidParameter,
        kStatus_I2C_BitError = MAKE_STATUS(kStatusGroup_FLEXCOMM_I2C, 4),
        kStatus_I2C_ArbitrationLost = MAKE_STATUS(kStatusGroup_FLEXCOMM_I2C, 5),
        kStatus_I2C_NoTransferInProgress,
        kStatus_I2C_DmaRequestFail = MAKE_STATUS(kStatusGroup_FLEXCOMM_I2C, 7) }
        I2C status return codes.
```

# **Driver version**

• #define NXP\_I2C\_DRIVER\_VERSION (MAKE\_VERSION(1, 0, 0)) *I2C driver version 1.0.0.* 

# 16.3.2 Macro Definition Documentation

# 16.3.2.1 #define NXP\_I2C\_DRIVER\_VERSION (MAKE\_VERSION(1, 0, 0))

# 16.3.3 Enumeration Type Documentation

# **16.3.3.1 enum \_i2c**\_**status**

# Enumerator

kStatus\_I2C\_Busy The master is already performing a transfer.

kStatus 12C Idle The slave driver is idle.

kStatus\_I2C\_Nak The slave device sent a NAK in response to a byte.

**kStatus\_I2C\_InvalidParameter** Unable to proceed due to invalid parameter.

kStatus 12C BitError Transferred bit was not seen on the bus.

kStatus 12C ArbitrationLost Arbitration lost error.

kStatus\_I2C\_NoTransferInProgress Attempt to abort a transfer when one is not in progress.

kStatus\_12C\_DmaRequestFail DMA request failed.

SDK API Reference Manual v2.0.0 **NXP Semiconductors** 191

# 16.4 I2C Master Driver

# 16.4.1 Overview

# **Data Structures**

```
    struct i2c_master_config_t
        Structure with settings to initialize the I2C master module. More...
    struct i2c_master_transfer_t
        Non-blocking transfer descriptor structure. More...
    struct i2c_master_handle_t
        Driver handle for master non-blocking APIs. More...
```

# **Typedefs**

• typedef void(\* i2c\_master\_transfer\_callback\_t )(I2C\_Type \*base, i2c\_master\_handle\_t \*handle, status\_t completionStatus, void \*userData)

\*\*Master completion callback function pointer type.\*\*

# **Enumerations**

```
• enum i2c_master_flags {
 kI2C_MasterPendingFlag = I2C_STAT_MSTPENDING_MASK,
 kI2C_MasterArbitrationLostFlag = I2C_STAT_MSTARBLOSS_MASK,
 kI2C MasterStartStopErrorFlag = I2C STAT MSTSTSTPERR MASK }
    I2C master peripheral flags.
• enum i2c_direction_t {
  kI2C_Write = 0U,
 kI2C Read = 1U }
    Direction of master and slave transfers.
enum _i2c_master_transfer_flags {
  kI2C TransferDefaultFlag = 0x00U,
 kI2C_TransferNoStartFlag = 0x01U,
 kI2C TransferRepeatedStartFlag = 0x02U,
 kI2C_TransferNoStopFlag = 0x04U }
    Transfer option flags.
• enum <u>i2c_transfer_states</u>
    States for the state machine used by transactional APIs.
```

# Initialization and deinitialization

- void I2C\_MasterGetDefaultConfig (i2c\_master\_config\_t \*masterConfig)

  Provides a default configuration for the I2C master peripheral.
- void I2C\_MasterInit (I2C\_Type \*base, const i2c\_master\_config\_t \*masterConfig, uint32\_t src-Clock\_Hz)

Initializes the I2C master peripheral.

• void I2C\_MasterDeinit (I2C\_Type \*base)

Deinitializes the I2C master peripheral.

• static void I2C\_MasterReset (I2C\_Type \*base)

Performs a software reset.

• static void I2C\_MasterEnable (I2C\_Type \*base, bool enable)

Enables or disables the I2C module as master.

# **Status**

• static uint32\_t I2C\_GetStatusFlags (I2C\_Type \*base)

Gets the I2C status flags.

• static void I2C\_MasterClearStatusFlags (I2C\_Type \*base, uint32\_t statusMask)

Clears the I2C master status flag state.

# Interrupts

• static void I2C\_EnableInterrupts (I2C\_Type \*base, uint32\_t interruptMask)

Enables the I2C master interrupt requests.

• static void I2C\_DisableInterrupts (I2C\_Type \*base, uint32\_t interruptMask)

Disables the I2C master interrupt requests.

• static uint32\_t I2C\_GetEnabledInterrupts (I2C\_Type \*base)

Returns the set of currently enabled I2C master interrupt requests.

# **Bus operations**

- void I2C\_MasterSetBaudRate (I2C\_Type \*base, uint32\_t baudRate\_Bps, uint32\_t srcClock\_Hz) Sets the I2C bus frequency for master transactions.
- static bool I2C\_MasterGetBusIdleState (I2C\_Type \*base)

Returns whether the bus is idle.

• status\_t I2C\_MasterStart (I2C\_Type \*base, uint8\_t address, i2c\_direction\_t direction)

Sends a START on the I2C bus.

• status\_t I2C\_MasterStop (I2C\_Type \*base)

Sends a STOP signal on the I2C bus.

• static status\_t I2C\_MasterRepeatedStart (I2C\_Type \*base, uint8\_t address, i2c\_direction\_t direction)

Sends a REPEATED START on the I2C bus.

• status\_t I2C\_MasterWriteBlocking (I2C\_Type \*base, const void \*txBuff, size\_t txSize, uint32\_t flags)

Performs a polling send transfer on the I2C bus.

- status\_t I2C\_MasterReadBlocking (I2C\_Type \*base, void \*rxBuff, size\_t rxSize, uint32\_t flags)

  Performs a polling receive transfer on the I2C bus.
- status\_t I2C\_MasterTransferBlocking (I2C\_Type \*base, i2c\_master\_transfer\_t \*xfer)

  Performs a master polling transfer on the I2C bus.

# Non-blocking

- void I2C\_MasterTransferCreateHandle (I2C\_Type \*base, i2c\_master\_handle\_t \*handle, i2c\_master\_transfer\_callback\_t callback, void \*userData)
  - Creates a new handle for the I2C master non-blocking APIs.
- status\_t I2C\_MasterTransferNonBlocking (I2C\_Type \*base, i2c\_master\_handle\_t \*handle, i2c\_master\_transfer\_t \*xfer)
  - Performs a non-blocking transaction on the I2C bus.
- status\_t I2C\_MasterTransferGetCount (I2C\_Type \*base, i2c\_master\_handle\_t \*handle, size\_t \*count)
  - Returns number of bytes transferred so far.
- void I2C\_MasterTransferAbort (I2C\_Type \*base, i2c\_master\_handle\_t \*handle)

Terminates a non-blocking I2C master transmission early.

# **IRQ** handler

• void I2C\_MasterTransferHandleIRQ (I2C\_Type \*base, i2c\_master\_handle\_t \*handle) Reusable routine to handle master interrupts.

# 16.4.2 Data Structure Documentation

# 16.4.2.1 struct i2c\_master\_config\_t

This structure holds configuration settings for the I2C peripheral. To initialize this structure to reasonable defaults, call the I2C\_MasterGetDefaultConfig() function and pass a pointer to your configuration structure instance.

The configuration structure can be made constant so it resides in flash.

# **Data Fields**

- bool enableMaster
  - Whether to enable master mode.
- uint32\_t baudRate\_Bps
  - Desired baud rate in bits per second.
- bool enableTimeout

Enable internal timeout function.

16.4.2.1.0.21 Field Documentation

16.4.2.1.0.21.1 bool i2c\_master\_config\_t::enableMaster

16.4.2.1.0.21.2 uint32\_t i2c\_master\_config\_t::baudRate\_Bps

16.4.2.1.0.21.3 bool i2c\_master\_config\_t::enableTimeout

16.4.2.2 struct \_i2c\_master\_transfer

I2C master transfer typedef.

This structure is used to pass transaction parameters to the I2C\_MasterTransferNonBlocking() API.

# **Data Fields**

• uint32 t flags

Bit mask of options for the transfer.

• uint16\_t slaveAddress

The 7-bit slave address.

• i2c\_direction\_t direction

Either kI2C\_Read or kI2C\_Write.

• uint32\_t subaddress

Sub address.

size\_t subaddressSize

Length of sub address to send in bytes.

void \* data

Pointer to data to transfer.

• size t dataSize

Number of bytes to transfer.

### 16.4.2.2.0.22 Field Documentation

# 16.4.2.2.0.22.1 uint32 t i2c master transfer t::flags

See enumeration \_i2c\_master\_transfer\_flags for available options. Set to 0 or kI2C\_TransferDefaultFlag for normal transfers.

16.4.2.2.0.22.2 uint16\_t i2c\_master\_transfer\_t::slaveAddress

16.4.2.2.0.22.3 i2c\_direction\_t i2c\_master\_transfer\_t::direction

16.4.2.2.0.22.4 uint32 t i2c master transfer t::subaddress

Transferred MSB first.

16.4.2.2.0.22.5 size t i2c master transfer t::subaddressSize

Maximum size is 4 bytes.

NXP Semiconductors 195

### SDK API Reference Manual v2.0.0

16.4.2.2.0.22.6 void\* i2c\_master\_transfer\_t::data

16.4.2.2.0.22.7 size\_t i2c\_master\_transfer\_t::dataSize

16.4.2.3 struct \_i2c \_master\_handle

I2C master handle typedef.

Note

The contents of this structure are private and subject to change.

# **Data Fields**

• uint8\_t state

Transfer state machine current state.

• uint32\_t transferCount

Indicates progress of the transfer.

• uint32\_t remainingBytes

Remaining byte count in current state.

• uint8\_t \* buf

Buffer pointer for current state.

• i2c\_master\_transfer\_t transfer

Copy of the current transfer info.

• i2c\_master\_transfer\_callback\_t completionCallback

Callback function pointer.

void \* userData

Application data passed to callback.

# 16.4.2.3.0.23 Field Documentation

```
16.4.2.3.0.23.1 uint8_t i2c_master_handle_t::state
```

16.4.2.3.0.23.6 void\* i2c\_master\_handle\_t::userData

# 16.4.3 Typedef Documentation

# 16.4.3.1 typedef void(\* i2c\_master\_transfer\_callback\_t)(I2C\_Type \*base, i2c\_master\_handle\_t \*handle, status\_t completionStatus, void \*userData)

This callback is used only for the non-blocking master transfer API. Specify the callback you wish to use in the call to I2C\_MasterTransferCreateHandle().

# **Parameters**

| base                  | The I2C peripheral base address.                                               |
|-----------------------|--------------------------------------------------------------------------------|
| completion-<br>Status | Either kStatus_Success or an error code describing how the transfer completed. |
| userData              | Arbitrary pointer-sized value passed from the application.                     |

# 16.4.4 Enumeration Type Documentation

# 16.4.4.1 enum \_i2c\_master\_flags

Note

These enums are meant to be OR'd together to form a bit mask.

# Enumerator

*kI2C\_MasterPendingFlag* The I2C module is waiting for software interaction.

kI2C\_MasterArbitrationLostFlag The arbitration of the bus was lost. There was collision on the bus

kI2C\_MasterStartStopErrorFlag There was an error during start or stop phase of the transaction.

# 16.4.4.2 enum i2c direction t

#### Enumerator

kI2C Write Master transmit.

kI2C Read Master receive.

# 16.4.4.3 enum \_i2c\_master\_transfer\_flags

Note

These enumerations are intended to be OR'd together to form a bit mask of options for the \_i2c\_-master\_transfer::flags field.

# Enumerator

kI2C\_TransferDefaultFlag Transfer starts with a start signal, stops with a stop signal.

kI2C\_TransferNoStartFlag Don't send a start condition, address, and sub address.

kI2C TransferRepeatedStartFlag Send a repeated start condition.

kI2C\_TransferNoStopFlag Don't send a stop condition.

### SDK API Reference Manual v2.0.0

# 16.4.4.4 enum i2c transfer states

# 16.4.5 Function Documentation

# 16.4.5.1 void I2C MasterGetDefaultConfig ( i2c\_master\_config\_t \* masterConfig\_)

This function provides the following default configuration for the I2C master peripheral:

```
masterConfig->enableMaster
                                      = true;
masterConfig->baudRate_Bps
                                      = 100000U;
masterConfig->enableTimeout
                                      = false;
```

After calling this function, you can override any settings in order to customize the configuration, prior to initializing the master driver with I2C\_MasterInit().

# **Parameters**

| out | masterConfig | User provided configuration structure for default values. Refer to i2c |
|-----|--------------|------------------------------------------------------------------------|
|     |              | master_config_t.                                                       |

# 16.4.5.2 void I2C\_MasterInit ( I2C\_Type \* base, const i2c\_master\_config\_t \* masterConfig, uint32\_t srcClock\_Hz)

This function enables the peripheral clock and initializes the I2C master peripheral as described by the user provided configuration. A software reset is performed prior to configuration.

#### **Parameters**

| base         | The I2C peripheral base address.                                                                                              |
|--------------|-------------------------------------------------------------------------------------------------------------------------------|
| masterConfig | User provided peripheral configuration. Use I2C_MasterGetDefaultConfig() to get a set of defaults that you can override.      |
| srcClock_Hz  | Frequency in Hertz of the I2C functional clock. Used to calculate the baud rate divisors, filter widths, and timeout periods. |

# 16.4.5.3 void I2C\_MasterDeinit ( I2C\_Type \* base )

This function disables the I2C master peripheral and gates the clock. It also performs a software reset to restore the peripheral to reset conditions.

# **Parameters**

| base | The I2C peripheral base address. |
|------|----------------------------------|
|------|----------------------------------|

# 16.4.5.4 static void I2C\_MasterReset ( I2C\_Type \* base ) [inline], [static]

Restores the I2C master peripheral to reset conditions.

#### **Parameters**

| base | The I2C peripheral base address. |
|------|----------------------------------|

# 16.4.5.5 static void I2C\_MasterEnable ( I2C\_Type \* base, bool enable ) [inline], [static]

### **Parameters**

| base   | The I2C peripheral base address.                                     |
|--------|----------------------------------------------------------------------|
| enable | Pass true to enable or false to disable the specified I2C as master. |

# 16.4.5.6 static uint32\_t I2C\_GetStatusFlags ( I2C\_Type \* base ) [inline], [static]

A bit mask with the state of all I2C status flags is returned. For each flag, the corresponding bit in the return value is set if the flag is asserted.

# **Parameters**

| base The I2C peripheral base address. |  |
|---------------------------------------|--|
|---------------------------------------|--|

# Returns

State of the status flags:

- 1: related status flag is set.
- 0: related status flag is not set.

# See Also

\_i2c\_master\_flags

201

# 16.4.5.7 static void I2C\_MasterClearStatusFlags ( I2C\_Type \* base, uint32\_t statusMask ) [inline], [static]

The following status register flags can be cleared:

- kI2C\_MasterArbitrationLostFlag
- kI2C\_MasterStartStopErrorFlag

Attempts to clear other flags has no effect.

### **Parameters**

| base       | The I2C peripheral base address.                                                                                                                                                          |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| statusMask | A bitmask of status flags that are to be cleared. The mask is composed of _i2cmaster_flags enumerators OR'd together. You may pass the result of a previous call to I2C_GetStatusFlags(). |

See Also

\_i2c\_master\_flags.

# 16.4.5.8 static void I2C\_EnableInterrupts ( I2C\_Type \* base, uint32\_t interruptMask ) [inline], [static]

### **Parameters**

| peripheral base address.                                                                                                            |  |
|-------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit mask of interrupts to enable. See _i2c_master_flags for the set of constants that should be OR'd together to form the bit mask. |  |
|                                                                                                                                     |  |

# 16.4.5.9 static void I2C\_DisableInterrupts ( I2C\_Type \* base, uint32\_t interruptMask ) [inline], [static]

#### **Parameters**

| base          | The I2C peripheral base address.                                                                                                     |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------|
| interruptMask | Bit mask of interrupts to disable. See _i2c_master_flags for the set of constants that should be OR'd together to form the bit mask. |

# 16.4.5.10 static uint32\_t I2C\_GetEnabledInterrupts ( I2C\_Type \* base ) [inline], [static]

#### **Parameters**

| base | The I2C peripheral base address. |
|------|----------------------------------|
|------|----------------------------------|

# Returns

A bitmask composed of <u>\_i2c\_master\_flags</u> enumerators OR'd together to indicate the set of enabled interrupts.

# 16.4.5.11 void I2C\_MasterSetBaudRate ( I2C\_Type \* base, uint32\_t baudRate\_Bps, uint32\_t srcClock\_Hz )

The I2C master is automatically disabled and re-enabled as necessary to configure the baud rate. Do not call this function during a transfer, or the transfer is aborted.

#### **Parameters**

| base         | The I2C peripheral base address.            |
|--------------|---------------------------------------------|
| srcClock_Hz  | I2C functional clock frequency in Hertz.    |
| baudRate_Bps | Requested bus frequency in bits per second. |

# 16.4.5.12 static bool I2C\_MasterGetBusIdleState ( I2C\_Type \* base ) [inline], [static]

Requires the master mode to be enabled.

### **Parameters**

| base | The I2C peripheral base address. |
|------|----------------------------------|
|------|----------------------------------|

### Return values

| true  | Bus is busy. |
|-------|--------------|
| false | Bus is idle. |

# 16.4.5.13 status\_t I2C\_MasterStart ( I2C\_Type \* base, uint8\_t address, i2c\_direction\_t direction )

This function is used to initiate a new master mode transfer by sending the START signal. The slave address is sent following the I2C START signal.

### SDK API Reference Manual v2.0.0

### **Parameters**

| base      | I2C peripheral base pointer                   |
|-----------|-----------------------------------------------|
| address   | 7-bit slave device address.                   |
| direction | Master transfer directions(transmit/receive). |

### Return values

| kStatus_Success  | Successfully send the start signal. |
|------------------|-------------------------------------|
| kStatus_I2C_Busy | Current bus is busy.                |

# 16.4.5.14 status\_t I2C\_MasterStop ( I2C\_Type \* base )

# Return values

| kStatus_Success     | Successfully send the stop signal. |
|---------------------|------------------------------------|
| kStatus_I2C_Timeout | Send stop signal failed, timeout.  |

# 16.4.5.15 static status\_t I2C\_MasterRepeatedStart ( I2C\_Type \* base, uint8\_t address, i2c\_direction\_t direction ) [inline], [static]

# Parameters

| base      | I2C peripheral base pointer                   |
|-----------|-----------------------------------------------|
| address   | 7-bit slave device address.                   |
| direction | Master transfer directions(transmit/receive). |

### Return values

| kStatus_Success  | Successfully send the start signal.                         |
|------------------|-------------------------------------------------------------|
| kStatus_I2C_Busy | Current bus is busy but not occupied by current I2C master. |

# 16.4.5.16 status\_t I2C\_MasterWriteBlocking ( I2C\_Type \* base, const void \* txBuff, size\_t txSize, uint32\_t flags )

Sends up to *txSize* number of bytes to the previously addressed slave device. The slave may reply with a NAK to any byte in order to terminate the transfer early. If this happens, this function returns kStatus\_I2-C\_Nak.

NXP Semiconductors 203

# SDK API Reference Manual v2.0.0

# Parameters

| base   | The I2C peripheral base address.                                                                                                    |
|--------|-------------------------------------------------------------------------------------------------------------------------------------|
| txBuff | The pointer to the data to be transferred.                                                                                          |
| txSize | The length in bytes of the data to be transferred.                                                                                  |
| flags  | Transfer control flag to control special behavior like suppressing start or stop, for normal transfers use kI2C_TransferDefaultFlag |

# Return values

| kStatus_Success          | Data was sent successfully.                        |
|--------------------------|----------------------------------------------------|
| kStatus_I2C_Busy         | Another master is currently utilizing the bus.     |
| kStatus_I2C_Nak          | The slave device sent a NAK in response to a byte. |
| kStatus_I2C_Arbitration- | Arbitration lost error.                            |
| Lost                     |                                                    |

# 16.4.5.17 status\_t I2C\_MasterReadBlocking ( I2C\_Type \* base, void \* rxBuff, size\_t rxSize, uint32\_t flags )

# **Parameters**

| base   | The I2C peripheral base address.                                                                                                    |
|--------|-------------------------------------------------------------------------------------------------------------------------------------|
| rxBuff | The pointer to the data to be transferred.                                                                                          |
| rxSize | The length in bytes of the data to be transferred.                                                                                  |
| flags  | Transfer control flag to control special behavior like suppressing start or stop, for normal transfers use kI2C_TransferDefaultFlag |

# Return values

| kStatus_Success          | Data was received successfully.                    |
|--------------------------|----------------------------------------------------|
| kStatus_I2C_Busy         | Another master is currently utilizing the bus.     |
| kStatus_I2C_Nak          | The slave device sent a NAK in response to a byte. |
| kStatus_I2C_Arbitration- | Arbitration lost error.                            |
| Lost                     |                                                    |

# 16.4.5.18 status\_t I2C\_MasterTransferBlocking ( I2C\_Type \* base, i2c\_master\_transfer\_t \* xfer )

SDK API Reference Manual v2.0.0 **NXP Semiconductors** 204

# Note

The API does not return until the transfer succeeds or fails due to arbitration lost or receiving a NAK.

### **Parameters**

| base | I2C peripheral base address.       |
|------|------------------------------------|
| xfer | Pointer to the transfer structure. |

### Return values

| kStatus_Success          | Successfully complete the data transmission. |
|--------------------------|----------------------------------------------|
| kStatus_I2C_Busy         | Previous transmission still not finished.    |
| kStatus_I2C_Timeout      | Transfer error, wait signal timeout.         |
| kStatus_I2C_Arbitration- | Transfer error, arbitration lost.            |
| Lost                     |                                              |
| kStataus_I2C_Nak         | Transfer error, receive NAK during transfer. |

# 16.4.5.19 void I2C\_MasterTransferCreateHandle ( I2C\_Type \* base, i2c\_master\_handle\_t \* handle, i2c\_master\_transfer\_callback\_t callback, void \* userData )

The creation of a handle is for use with the non-blocking APIs. Once a handle is created, there is not a corresponding destroy handle. If the user wants to terminate a transfer, the I2C\_MasterTransferAbort() API shall be called.

### **Parameters**

|     | base     | The I2C peripheral base address.                             |
|-----|----------|--------------------------------------------------------------|
| out | handle   | Pointer to the I2C master driver handle.                     |
|     | callback | User provided pointer to the asynchronous callback function. |
|     | userData | User provided pointer to the application callback data.      |

# 16.4.5.20 status\_t I2C\_MasterTransferNonBlocking ( I2C\_Type \* base, i2c\_master\_handle\_t \* handle, i2c\_master\_transfer\_t \* xfer )

# **Parameters**

| base   | The I2C peripheral base address.         |
|--------|------------------------------------------|
| handle | Pointer to the I2C master driver handle. |
| xfer   | The pointer to the transfer descriptor.  |

# Return values

| kStatus_Success  | The transaction was started successfully.                                      |
|------------------|--------------------------------------------------------------------------------|
| kStatus_I2C_Busy | Either another master is currently utilizing the bus, or a non-blocking trans- |
|                  | action is already in progress.                                                 |

# 16.4.5.21 status\_t I2C\_MasterTransferGetCount ( I2C\_Type \* base, i2c\_master\_handle\_t \* handle, size\_t \* count )

### **Parameters**

|     | base   | The I2C peripheral base address.                                    |
|-----|--------|---------------------------------------------------------------------|
|     | handle | Pointer to the I2C master driver handle.                            |
| out | count  | Number of bytes transferred so far by the non-blocking transaction. |

# Return values

| kStatus_Success  |  |
|------------------|--|
| kStatus_I2C_Busy |  |

# 16.4.5.22 void I2C\_MasterTransferAbort ( I2C\_Type \* base, i2c\_master\_handle\_t \* handle )

### Note

It is not safe to call this function from an IRQ handler that has a higher priority than the I2C peripheral's IRQ priority.

# Parameters

| base   | The I2C peripheral base address.         |
|--------|------------------------------------------|
| handle | Pointer to the I2C master driver handle. |

# Return values

| kStatus_Success  | A transaction was successfully aborted.                        |
|------------------|----------------------------------------------------------------|
| kStatus_I2C_Idle | There is not a non-blocking transaction currently in progress. |

# 16.4.5.23 void I2C\_MasterTransferHandleIRQ ( I2C\_Type \* base, i2c\_master\_handle\_t \* handle )

# Note

This function does not need to be called unless you are reimplementing the nonblocking API's interrupt handler routines to add special functionality.

# **Parameters**

| base   | The I2C peripheral base address.         |
|--------|------------------------------------------|
| handle | Pointer to the I2C master driver handle. |

# **I2C Slave Driver**

# 16.5 I2C Slave Driver

# 16.5.1 Overview

# **Data Structures**

```
    struct i2c_slave_address_t
        Data structure with 7-bit Slave address and Slave address disable. More...
    struct i2c_slave_config_t
        Structure with settings to initialize the I2C slave module. More...
    struct i2c_slave_transfer_t
        I2C slave transfer structure. More...
    struct i2c_slave_handle_t
        I2C slave handle structure, More...
```

# **Typedefs**

• typedef void(\* i2c\_slave\_transfer\_callback\_t )(I2C\_Type \*base, volatile i2c\_slave\_transfer\_t \*transfer, void \*userData)

Slave event callback function pointer type.

# **Enumerations**

```
enum _i2c_slave_flags {
 kI2C_SlavePendingFlag = I2C_STAT_SLVPENDING_MASK,
 kI2C_SlaveNotStretching = I2C_STAT_SLVNOTSTR_MASK,
 kI2C_SlaveSelected = I2C_STAT_SLVSEL_MASK,
 kI2C_SaveDeselected = I2C_STAT_SLVDESEL_MASK }
    I2C slave peripheral flags.
• enum i2c_slave_address_register_t {
  kI2C SlaveAddressRegister0 = 0U,
 kI2C_SlaveAddressRegister1 = 1U,
 kI2C_SlaveAddressRegister2 = 2U,
 kI2C SlaveAddressRegister3 = 3U }
    I2C slave address register.
enum i2c_slave_address_qual_mode_t {
 kI2C_QualModeMask = 0U,
 kI2C QualModeExtend }
    I2C slave address match options.
• enum i2c_slave_bus_speed_t
    I2C slave bus speed options.
enum i2c_slave_transfer_event_t {
```

```
kI2C_SlaveAddressMatchEvent = 0x01U,
kI2C_SlaveTransmitEvent = 0x02U,
kI2C_SlaveReceiveEvent = 0x04U,
kI2C_SlaveCompletionEvent = 0x20U,
kI2C_SlaveDeselectedEvent,
kI2C_SlaveAllEvents }
Set of events sent to the callback for non blocking slave transfers.

• enum i2c_slave_fsm_t
I2C slave software finite state machine states.
```

# Slave initialization and deinitialization

- void I2C\_SlaveGetDefaultConfig (i2c\_slave\_config\_t \*slaveConfig)
  - Provides a default configuration for the I2C slave peripheral.
- status\_t I2C\_SlaveInit (I2C\_Type \*base, const i2c\_slave\_config\_t \*slaveConfig, uint32\_t srcClock\_Hz)

*Initializes the I2C slave peripheral.* 

void I2C\_SlaveSetAddress (I2C\_Type \*base, i2c\_slave\_address\_register\_t addressRegister, uint8\_t address, bool addressDisable)

Configures Slave Address n register.

• void I2C\_SlaveDeinit (I2C\_Type \*base)

Deinitializes the I2C slave peripheral.

• static void I2C\_SlaveEnable (I2C\_Type \*base, bool enable)

Enables or disables the I2C module as slave.

# Slave status

• static void I2C\_SlaveClearStatusFlags (I2C\_Type \*base, uint32\_t statusMask) Clears the I2C status flag state.

# Slave bus operations

- status\_t I2C\_SlaveWriteBlocking (I2C\_Type \*base, const uint8\_t \*txBuff, size\_t txSize) Performs a polling send transfer on the I2C bus.
- status\_t I2C\_SlaveReadBlocking (I2C\_Type \*base, uint8\_t \*rxBuff, size\_t rxSize)

  Performs a polling receive transfer on the I2C bus.

# Slave non-blocking

- void I2C\_SlaveTransferCreateHandle (I2C\_Type \*base, i2c\_slave\_handle\_t \*handle, i2c\_slave\_transfer\_callback\_t callback, void \*userData)
  - Creates a new handle for the I2C slave non-blocking APIs.
- status\_t I2C\_SlaveTransferNonBlocking (I2C\_Type \*base, i2c\_slave\_handle\_t \*handle, uint32\_t eventMask)

SDK API Reference Manual v2.0.0

# **I2C Slave Driver**

Starts accepting slave transfers.

• status\_t I2C\_SlaveSetSendBuffer (I2C\_Type \*base, volatile i2c\_slave\_transfer\_t \*transfer, const void \*txData, size\_t txSize, uint32\_t eventMask)

Starts accepting master read from slave requests.

• status\_t I2C\_SlaveSetReceiveBuffer (I2C\_Type \*base, volatile i2c\_slave\_transfer\_t \*transfer, void \*rxData, size t rxSize, uint32 t eventMask)

Starts accepting master write to slave requests.

• static uint32\_t I2C\_SlaveGetReceivedAddress (I2C\_Type \*base, volatile i2c\_slave\_transfer\_t \*transfer)

Returns the slave address sent by the I2C master.

• void I2C\_SlaveTransferAbort (I2C\_Type \*base, i2c\_slave\_handle\_t \*handle)

Aborts the slave non-blocking transfers.

• status\_t I2C\_SlaveTransferGetCount (I2C\_Type \*base, i2c\_slave\_handle\_t \*handle, size\_t \*count) Gets the slave transfer remaining bytes during a interrupt non-blocking transfer.

# Slave IRQ handler

• void I2C\_SlaveTransferHandleIRQ (I2C\_Type \*base, i2c\_slave\_handle\_t \*handle) Reusable routine to handle slave interrupts.

### 16.5.2 Data Structure Documentation

# 16.5.2.1 struct i2c slave address t

### **Data Fields**

• uint8\_t address

7-bit Slave address SLVADR.

• bool addressDisable

Slave address disable SADISABLE.

#### 16.5.2.1.0.24 Field Documentation

16.5.2.1.0.24.1 uint8 t i2c slave address t::address

16.5.2.1.0.24.2 bool i2c slave address t::addressDisable

# 16.5.2.2 struct i2c slave config t

This structure holds configuration settings for the I2C slave peripheral. To initialize this structure to reasonable defaults, call the I2C\_SlaveGetDefaultConfig() function and pass a pointer to your configuration structure instance.

The configuration structure can be made constant so it resides in flash.

# **Data Fields**

- i2c\_slave\_address\_t address0
  - Slave's 7-bit address and disable.
- i2c\_slave\_address\_t address1

Alternate slave 7-bit address and disable.

- i2c\_slave\_address\_t address2
  - Alternate slave 7-bit address and disable.
- i2c slave address t address3
  - Alternate slave 7-bit address and disable.
- i2c\_slave\_address\_qual\_mode\_t qualMode
  - Qualify mode for slave address 0.
- uint8\_t qualAddress
  - Slave address qualifier for address 0.
- i2c\_slave\_bus\_speed\_t busSpeed
  - Slave bus speed mode.
- bool enableSlave

Enable slave mode.

### 16.5.2.2.0.25 Field Documentation

```
16.5.2.2.0.25.1 i2c slave address t i2c slave config t::address0
```

16.5.2.2.0.25.2 i2c\_slave\_address\_t i2c\_slave\_config\_t::address1

16.5.2.2.0.25.3 i2c\_slave\_address\_t i2c\_slave\_config\_t::address2

16.5.2.2.0.25.4 i2c\_slave\_address\_t i2c\_slave\_config\_t::address3

16.5.2.2.0.25.5 i2c\_slave\_address\_qual\_mode\_t i2c\_slave\_config\_t::qualMode

16.5.2.2.0.25.6 uint8\_t i2c\_slave\_config\_t::qualAddress

16.5.2.2.0.25.7 i2c\_slave\_bus\_speed\_t i2c\_slave\_config\_t::busSpeed

If the slave function stretches SCL to allow for software response, it must provide sufficient data setup time to the master before releasing the stretched clock. This is accomplished by inserting one clock time of CLKDIV at that point. The busSpeed value is used to configure CLKDIV such that one clock time is greater than the tSU;DAT value noted in the I2C bus specification for the I2C mode that is being used. If the busSpeed mode is unknown at compile time, use the longest data setup time kI2C\_SlaveStandardMode (250 ns)

16.5.2.2.0.25.8 bool i2c slave config t::enableSlave

16.5.2.3 struct i2c slave transfer t

# **Data Fields**

- i2c\_slave\_handle\_t \* handle Pointer to handle that contains this transfer.
- i2c slave transfer event t event

### SDK API Reference Manual v2.0.0

# **I2C Slave Driver**

Reason the callback is being invoked.

• uint8 t receivedAddress

Matching address send by master.

• uint32\_t eventMask

Mask of enabled events.

• uint8 t \* rxData

Transfer buffer for receive data.

• const uint8\_t \* txData

Transfer buffer for transmit data.

• size\_t txSize

Transfer size.

• size\_t rxSize

Transfer size.

size\_t transferredCount

Number of bytes transferred during this transfer.

• status\_t completionStatus

Success or error code describing how the transfer completed.

# 16.5.2.3.0.26 Field Documentation

```
16.5.2.3.0.26.1 i2c_slave_handle_t* i2c_slave_transfer_t::handle
```

7-bits plus R/nW bit0

```
16.5.2.3.0.26.4 uint32 t i2c slave transfer t::eventMask
```

Only applies for kI2C\_SlaveCompletionEvent.

# 16.5.2.4 struct i2c slave handle

I2C slave handle typedef.

Note

The contents of this structure are private and subject to change.

# **Data Fields**

- volatile i2c\_slave\_transfer\_t transfer I2C slave transfer.
- volatile bool isBusy

213

Whether transfer is busy.

• volatile i2c\_slave\_fsm\_t slaveFsm

slave transfer state machine.

• i2c\_slave\_transfer\_callback\_t callback

Callback function called at transfer event.

void \* userData

Callback parameter passed to callback.

### 16.5.2.4.0.27 Field Documentation

16.5.2.4.0.27.1 volatile i2c\_slave\_transfer\_t i2c slave handle t::transfer

16.5.2.4.0.27.2 volatile bool i2c slave handle t::isBusy

16.5.2.4.0.27.3 volatile i2c\_slave\_fsm\_t i2c\_slave\_handle\_t::slaveFsm

16.5.2.4.0.27.4 i2c\_slave\_transfer\_callback\_t i2c\_slave\_handle\_t::callback\_

16.5.2.4.0.27.5 void\* i2c slave handle t::userData

# 16.5.3 Typedef Documentation

# 16.5.3.1 typedef void(\* i2c\_slave\_transfer\_callback\_t)(l2C\_Type \*base, volatile i2c slave transfer t \*transfer, void \*userData)

This callback is used only for the slave non-blocking transfer API. To install a callback, use the I2C\_-SlaveSetCallback() function after you have created a handle.

### **Parameters**

| base     | Base address for the I2C instance on which the event occurred.                       |
|----------|--------------------------------------------------------------------------------------|
| transfer | Pointer to transfer descriptor containing values passed to and/or from the callback. |
| userData | Arbitrary pointer-sized value passed from the application.                           |

# 16.5.4 Enumeration Type Documentation

# 16.5.4.1 enum i2c slave flags

Note

These enums are meant to be OR'd together to form a bit mask.

# Enumerator

 $kI2C\_SlavePendingFlag$  The I2C module is waiting for software interaction.  $kI2C\_SlaveNotStretching$  Indicates whether the slave is currently stretching clock (0 = yes, 1 = no).

NXP Semiconductors

### SDK API Reference Manual v2.0.0

### **I2C Slave Driver**

kI2C\_SlaveSelected Indicates whether the slave is selected by an address match.

*kI2C\_SaveDeselected* Indicates that slave was previously deselected (deselect event took place, w1c).

# 16.5.4.2 enum i2c\_slave\_address\_register\_t

### Enumerator

```
    kI2C_SlaveAddressRegister0 Slave Address 0 register.
    kI2C_SlaveAddressRegister1 Slave Address 1 register.
    kI2C_SlaveAddressRegister2 Slave Address 2 register.
    kI2C_SlaveAddressRegister3 Slave Address 3 register.
```

# 16.5.4.3 enum i2c\_slave\_address\_qual\_mode\_t

#### Enumerator

- **kI2C\_QualModeMask** The SLVQUAL0 field (qualAddress) is used as a logical mask for matching address0.
- **kI2C\_QualModeExtend** The SLVQUAL0 (qualAddress) field is used to extend address 0 matching in a range of addresses.

# 16.5.4.4 enum i2c\_slave\_bus\_speed\_t

# 16.5.4.5 enum i2c\_slave\_transfer\_event\_t

These event enumerations are used for two related purposes. First, a bit mask created by OR'ing together events is passed to I2C\_SlaveTransferNonBlocking() in order to specify which events to enable. Then, when the slave callback is invoked, it is passed the current event through its *transfer* parameter.

#### Note

These enumerations are meant to be OR'd together to form a bit mask of events.

### Enumerator

- kI2C\_SlaveAddressMatchEvent Received the slave address after a start or repeated start.
- *kI2C\_SlaveTransmitEvent* Callback is requested to provide data to transmit (slave-transmitter role).
- **kI2C\_SlaveReceiveEvent** Callback is requested to provide a buffer in which to place received data (slave-receiver role).
- *kI2C\_SlaveCompletionEvent* All data in the active transfer have been consumed.
- **k12C\_SlaveDeselectedEvent** The slave function has become deselected (SLVSEL flag changing from 1 to 0.
- *kI2C\_SlaveAllEvents* Bit mask of all available events.

### SDK API Reference Manual v2.0.0

# 16.5.5 Function Documentation

# 16.5.5.1 void I2C\_SlaveGetDefaultConfig ( i2c\_slave\_config\_t \* slaveConfig )

This function provides the following default configuration for the I2C slave peripheral:

```
* slaveConfig->enableSlave = true;
* slaveConfig->address0.disable = false;
* slaveConfig->address0.address = 0u;
* slaveConfig->address1.disable = true;
* slaveConfig->address2.disable = true;
* slaveConfig->address3.disable = true;
* slaveConfig->busSpeed = kI2C_SlaveStandardMode;
```

After calling this function, override any settings to customize the configuration, prior to initializing the master driver with I2C\_SlaveInit(). Be sure to override at least the *address0.address* member of the configuration structure with the desired slave address.

### **Parameters**

| out | slaveConfig | User provided configuration structure that is set to default values. Refer |
|-----|-------------|----------------------------------------------------------------------------|
|     |             | to i2c_slave_config_t.                                                     |

# 16.5.5.2 status\_t I2C\_SlaveInit ( I2C\_Type \* base, const i2c\_slave\_config\_t \* slaveConfig, uint32\_t srcClock\_Hz )

This function enables the peripheral clock and initializes the I2C slave peripheral as described by the user provided configuration.

#### **Parameters**

| base        | The I2C peripheral base address.                                                                                                                            |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| slaveConfig | User provided peripheral configuration. Use I2C_SlaveGetDefaultConfig() to get a set of defaults that you can override.                                     |
| srcClock_Hz | Frequency in Hertz of the I2C functional clock. Used to calculate CLKDIV value to provide enough data setup time for master when slave stretches the clock. |

# 16.5.5.3 void I2C\_SlaveSetAddress ( I2C\_Type \* base, i2c\_slave\_address\_register\_t addressRegister, uint8 t address, bool addressDisable )

This function writes new value to Slave Address register.

# **I2C Slave Driver**

### **Parameters**

| base           | The I2C peripheral base address.                                                                     |
|----------------|------------------------------------------------------------------------------------------------------|
|                | The module supports multiple address registers. The parameter determines which one shall be changed. |
| address        | The slave address to be stored to the address register for matching.                                 |
| addressDisable | Disable matching of the specified address register.                                                  |

# 16.5.5.4 void I2C\_SlaveDeinit ( I2C\_Type \* base )

This function disables the I2C slave peripheral and gates the clock. It also performs a software reset to restore the peripheral to reset conditions.

# **Parameters**

| base | The I2C peripheral base address. |
|------|----------------------------------|
|------|----------------------------------|

# 16.5.5.5 static void I2C\_SlaveEnable ( I2C\_Type \* base, bool enable ) [inline], [static]

# **Parameters**

| base   | The I2C peripheral base address.    |
|--------|-------------------------------------|
| enable | True to enable or flase to disable. |

# 16.5.5.6 static void I2C\_SlaveClearStatusFlags ( I2C\_Type \* base, uint32\_t statusMask ) [inline], [static]

The following status register flags can be cleared:

• slave deselected flag

Attempts to clear other flags has no effect.

Parameters

| base       | The I2C peripheral base address.                                                                                                                                   |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| statusMask | A bitmask of status flags that are to be cleared. The mask is composed of _i2cslave_flags enumerators OR'd together. You may pass the result of a previous call to |
|            | I2C_SlaveGetStatusFlags().                                                                                                                                         |

# See Also

\_i2c\_slave\_flags.

# 16.5.5.7 status\_t I2C\_SlaveWriteBlocking ( I2C\_Type \* base, const uint8\_t \* txBuff, size\_t txSize )

The function executes blocking address phase and blocking data phase.

### **Parameters**

| base   | The I2C peripheral base address.                   |
|--------|----------------------------------------------------|
| txBuff | The pointer to the data to be transferred.         |
| txSize | The length in bytes of the data to be transferred. |

# Returns

kStatus\_Success Data has been sent.

kStatus\_Fail Unexpected slave state (master data write while master read from slave is expected).

# 16.5.5.8 status\_t I2C\_SlaveReadBlocking ( I2C\_Type \* base, uint8\_t \* rxBuff, size\_t rxSize )

The function executes blocking address phase and blocking data phase.

### **Parameters**

| base   | The I2C peripheral base address.                   |
|--------|----------------------------------------------------|
| rxBuff | The pointer to the data to be transferred.         |
| rxSize | The length in bytes of the data to be transferred. |

# Returns

kStatus\_Success Data has been received.

kStatus\_Fail Unexpected slave state (master data read while master write to slave is expected).

NXP Semiconductors 217

# SDK API Reference Manual v2.0.0

# **I2C Slave Driver**

# 16.5.5.9 void I2C\_SlaveTransferCreateHandle ( I2C\_Type \* base, i2c\_slave\_handle\_t \* handle, i2c\_slave\_transfer\_callback\_t callback, void \* userData )

The creation of a handle is for use with the non-blocking APIs. Once a handle is created, there is not a corresponding destroy handle. If the user wants to terminate a transfer, the I2C\_SlaveTransferAbort() API shall be called.

# **Parameters**

|     | base     | The I2C peripheral base address.                             |
|-----|----------|--------------------------------------------------------------|
| out | handle   | Pointer to the I2C slave driver handle.                      |
|     | callback | User provided pointer to the asynchronous callback function. |
|     | userData | User provided pointer to the application callback data.      |

# 16.5.5.10 status\_t I2C\_SlaveTransferNonBlocking ( I2C\_Type \* base, i2c\_slave\_handle\_t \* handle, uint32\_t eventMask )

Call this API after calling I2C\_SlaveInit() and I2C\_SlaveTransferCreateHandle() to start processing transactions driven by an I2C master. The slave monitors the I2C bus and pass events to the callback that was passed into the call to I2C\_SlaveTransferCreateHandle(). The callback is always invoked from the interrupt context.

If no slave Tx transfer is busy, a master read from slave request invokes kI2C\_SlaveTransmitEvent callback. If no slave Rx transfer is busy, a master write to slave request invokes kI2C\_SlaveReceiveEvent callback.

The set of events received by the callback is customizable. To do so, set the *eventMask* parameter to the OR'd combination of i2c\_slave\_transfer\_event\_t enumerators for the events you wish to receive. The k-I2C\_SlaveTransmitEvent and kI2C\_SlaveReceiveEvent events are always enabled and do not need to be included in the mask. Alternatively, you can pass 0 to get a default set of only the transmit and receive events that are always enabled. In addition, the kI2C\_SlaveAllEvents constant is provided as a convenient way to enable all events.

### Parameters

| base      | The I2C peripheral base address.                                                                                                                                                                                                                                   |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| handle    | Pointer to i2c_slave_handle_t structure which stores the transfer state.                                                                                                                                                                                           |
| eventMask | Bit mask formed by OR'ing together i2c_slave_transfer_event_t enumerators to specify which events to send to the callback. Other accepted values are 0 to get a default set of only the transmit and receive events, and kI2C_SlaveAllEvents to enable all events. |

#### Return values

| kStatus_Success  | Slave transfers were successfully started.                |
|------------------|-----------------------------------------------------------|
| kStatus_I2C_Busy | Slave transfers have already been started on this handle. |

# 16.5.5.11 status\_t I2C\_SlaveSetSendBuffer ( I2C\_Type \* base, volatile i2c\_slave\_transfer\_t \* transfer, const void \* txData, size\_t txSize, uint32\_t eventMask )

The function can be called in response to kI2C\_SlaveTransmitEvent callback to start a new slave Tx transfer from within the transfer callback.

The set of events received by the callback is customizable. To do so, set the *eventMask* parameter to the OR'd combination of i2c\_slave\_transfer\_event\_t enumerators for the events you wish to receive. The k-I2C\_SlaveTransmitEvent and kI2C\_SlaveReceiveEvent events are always enabled and do not need to be included in the mask. Alternatively, you can pass 0 to get a default set of only the transmit and receive events that are always enabled. In addition, the kI2C\_SlaveAllEvents constant is provided as a convenient way to enable all events.

#### **Parameters**

| base      | The I2C peripheral base address.                                                                                                                                                                                                                                   |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| transfer  | Pointer to i2c_slave_transfer_t structure.                                                                                                                                                                                                                         |
| txData    | Pointer to data to send to master.                                                                                                                                                                                                                                 |
| txSize    | Size of txData in bytes.                                                                                                                                                                                                                                           |
| eventMask | Bit mask formed by OR'ing together i2c_slave_transfer_event_t enumerators to specify which events to send to the callback. Other accepted values are 0 to get a default set of only the transmit and receive events, and kI2C_SlaveAllEvents to enable all events. |

### Return values

| kStatus_Success  | Slave transfers were successfully started.                |
|------------------|-----------------------------------------------------------|
| kStatus_I2C_Busy | Slave transfers have already been started on this handle. |

# 16.5.5.12 status\_t I2C\_SlaveSetReceiveBuffer ( I2C\_Type \* base, volatile i2c\_slave\_transfer\_t \* transfer, void \* rxData, size\_t rxSize, uint32\_t eventMask )

The function can be called in response to kI2C\_SlaveReceiveEvent callback to start a new slave Rx transfer from within the transfer callback.

# **I2C Slave Driver**

The set of events received by the callback is customizable. To do so, set the *eventMask* parameter to the OR'd combination of i2c\_slave\_transfer\_event\_t enumerators for the events you wish to receive. The k-I2C\_SlaveTransmitEvent and kI2C\_SlaveReceiveEvent events are always enabled and do not need to be included in the mask. Alternatively, you can pass 0 to get a default set of only the transmit and receive events that are always enabled. In addition, the kI2C\_SlaveAllEvents constant is provided as a convenient way to enable all events.

### **Parameters**

| base      | The I2C peripheral base address.                                                                                                                                                                                                                                   |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| transfer  | Pointer to i2c_slave_transfer_t structure.                                                                                                                                                                                                                         |
| rxData    | Pointer to data to store data from master.                                                                                                                                                                                                                         |
| rxSize    | Size of rxData in bytes.                                                                                                                                                                                                                                           |
| eventMask | Bit mask formed by OR'ing together i2c_slave_transfer_event_t enumerators to specify which events to send to the callback. Other accepted values are 0 to get a default set of only the transmit and receive events, and kI2C_SlaveAllEvents to enable all events. |

### Return values

| kStatus_Success  | Slave transfers were successfully started.                |
|------------------|-----------------------------------------------------------|
| kStatus_I2C_Busy | Slave transfers have already been started on this handle. |

# 16.5.5.13 static uint32\_t I2C\_SlaveGetReceivedAddress ( I2C\_Type \* base, volatile i2c\_slave\_transfer\_t \* transfer ) [inline], [static]

This function should only be called from the address match event callback kI2C\_SlaveAddressMatch-Event.

### **Parameters**

| base     | The I2C peripheral base address. |
|----------|----------------------------------|
| transfer | The I2C slave transfer.          |

# Returns

The 8-bit address matched by the I2C slave. Bit 0 contains the R/w direction bit, and the 7-bit slave address is in the upper 7 bits.

# 16.5.5.14 void I2C\_SlaveTransferAbort ( I2C\_Type \* base, i2c\_slave\_handle\_t \* handle )

### SDK API Reference Manual v2.0.0

#### Note

This API could be called at any time to stop slave for handling the bus events.

#### **Parameters**

| base   | The I2C peripheral base address.                                         |
|--------|--------------------------------------------------------------------------|
| handle | Pointer to i2c_slave_handle_t structure which stores the transfer state. |

#### Return values

| kStatus_Success  |  |
|------------------|--|
| kStatus_I2C_Idle |  |

## 16.5.5.15 status\_t I2C\_SlaveTransferGetCount ( I2C\_Type \* base, i2c\_slave\_handle\_t \* handle, size\_t \* count )

#### **Parameters**

| base   | I2C base pointer.                                                   |
|--------|---------------------------------------------------------------------|
| handle | pointer to i2c_slave_handle_t structure.                            |
| count  | Number of bytes transferred so far by the non-blocking transaction. |

#### Return values

| kStatus_InvalidArgument | count is Invalid.              |
|-------------------------|--------------------------------|
| kStatus_Success         | Successfully return the count. |

## 16.5.5.16 void I2C\_SlaveTransferHandleIRQ ( I2C\_Type \* base, i2c\_slave\_handle\_t \* handle )

#### Note

This function does not need to be called unless you are reimplementing the non blocking API's interrupt handler routines to add special functionality.

## **I2C Slave Driver**

## Parameters

| base   | The I2C peripheral base address.                                         |
|--------|--------------------------------------------------------------------------|
| handle | Pointer to i2c_slave_handle_t structure which stores the transfer state. |

223

#### 16.6 I2C DMA Driver

#### 16.6.1 Overview

#### **Data Structures**

• struct i2c\_master\_dma\_handle\_t

I2C master dma transfer structure. More...

#### **Macros**

• #define I2C\_MAX\_DMA\_TRANSFER\_COUNT 1024

Maximum lenght of single DMA transfer (determined by capability of the DMA engine)

## **Typedefs**

typedef void(\* i2c\_master\_dma\_transfer\_callback\_t )(I2C\_Type \*base, i2c\_master\_dma\_handle\_t \*handle, status\_t status, void \*userData)
 I2C master dma transfer callback typedef.

## **I2C Block DMA Transfer Operation**

- void I2C\_MasterTransferCreateHandleDMA (I2C\_Type \*base, i2c\_master\_dma\_handle\_t \*handle, i2c\_master\_dma\_transfer\_callback\_t callback, void \*userData, dma\_handle\_t \*dmaHandle)
   Init the I2C handle which is used in transcational functions.
- status\_t I2C\_MasterTransferDMA (I2C\_Type \*base, i2c\_master\_dma\_handle\_t \*handle, i2c\_master\_transfer\_t \*xfer)

Performs a master dma non-blocking transfer on the I2C bus.

• status\_t I2C\_MasterTransferGetCountDMA (I2C\_Type \*base, i2c\_master\_dma\_handle\_t \*handle, size\_t \*count)

*Get master transfer status during a dma non-blocking transfer.* 

• void I2C\_MasterTransferAbortDMA (I2C\_Type \*base, i2c\_master\_dma\_handle\_t \*handle) Abort a master dma non-blocking transfer in a early time.

#### 16.6.2 Data Structure Documentation

#### 16.6.2.1 struct i2c master dma handle

I2C master dma handle typedef.

#### **Data Fields**

• uint8 t state

#### **I2C DMA Driver**

Transfer state machine current state.

• uint32 t transferCount

*Indicates progress of the transfer.* 

• uint32\_t remainingBytesDMA

Remaining byte count to be transferred using DMA.

• uint8 t \* buf

Buffer pointer for current state.

• dma\_handle\_t \* dmaHandle

The DMA handler used.

• i2c\_master\_transfer\_t transfer

Copy of the current transfer info.

• i2c\_master\_dma\_transfer\_callback\_t completionCallback

Callback function called after dma transfer finished.

void \* userData

Callback parameter passed to callback function.

#### 16.6.2.1.0.28 Field Documentation

- 16.6.2.1.0.28.1 uint8 t i2c master dma handle t::state
- 16.6.2.1.0.28.2 uint32\_t i2c\_master\_dma\_handle\_t::remainingBytesDMA
- 16.6.2.1.0.28.3 uint8\_t\* i2c\_master\_dma\_handle\_t::buf
- 16.6.2.1.0.28.4 dma\_handle\_t\* i2c\_master\_dma\_handle\_t::dmaHandle
- 16.6.2.1.0.28.5 i2c master transfer t i2c master dma handle t::transfer
- 16.6.2.1.0.28.6 i2c\_master\_dma\_transfer\_callback\_t i2c\_master\_dma\_handle\_t::completion-Callback
- 16.6.2.1.0.28.7 void\* i2c master dma handle t::userData

#### 16.6.3 Typedef Documentation

- 16.6.3.1 typedef void(\* i2c\_master\_dma\_transfer\_callback\_t)(I2C\_Type \*base, i2c master dma handle t \*handle, status\_t status, void \*userData)
- 16.6.4 Function Documentation
- 16.6.4.1 void I2C\_MasterTransferCreateHandleDMA ( I2C\_Type \* base, i2c\_master\_dma\_handle\_t \* handle, i2c\_master\_dma\_transfer\_callback\_t callback, void \* userData, dma\_handle\_t \* dmaHandle )

#### Parameters

| base      | I2C peripheral base address                  |
|-----------|----------------------------------------------|
| handle    | pointer to i2c_master_dma_handle_t structure |
| callback  | pointer to user callback function            |
| userData  | user param passed to the callback function   |
| dmaHandle | DMA handle pointer                           |

## 16.6.4.2 status\_t I2C\_MasterTransferDMA ( I2C\_Type \* base, i2c\_master\_dma\_handle\_t \* handle, i2c\_master\_transfer\_t \* xfer )

#### Parameters

| base   | I2C peripheral base address                            |
|--------|--------------------------------------------------------|
| handle | pointer to i2c_master_dma_handle_t structure           |
| xfer   | pointer to transfer structure of i2c_master_transfer_t |

#### Return values

| kStatus_Success          | Sucessully complete the data transmission.   |
|--------------------------|----------------------------------------------|
| kStatus_I2C_Busy         | Previous transmission still not finished.    |
| kStatus_I2C_Timeout      | Transfer error, wait signal timeout.         |
| kStatus_I2C_Arbitration- | Transfer error, arbitration lost.            |
| Lost                     |                                              |
| kStataus_I2C_Nak         | Transfer error, receive Nak during transfer. |

## 16.6.4.3 status\_t I2C\_MasterTransferGetCountDMA ( I2C\_Type \* base, i2c\_master\_dma\_handle\_t \* handle, size\_t \* count )

### Parameters

| base   | I2C peripheral base address                  |
|--------|----------------------------------------------|
| handle | pointer to i2c_master_dma_handle_t structure |

## **I2C DMA Driver**

| count Number of | of bytes transferred so far by the non-blocking transaction. |
|-----------------|--------------------------------------------------------------|
|-----------------|--------------------------------------------------------------|

## 16.6.4.4 void I2C\_MasterTransferAbortDMA ( I2C\_Type \* base, i2c\_master\_dma\_handle\_t \* handle )

#### Parameters

| base   | I2C peripheral base address                  |
|--------|----------------------------------------------|
| handle | pointer to i2c_master_dma_handle_t structure |

#### 16.7 I2C FreeRTOS Driver

#### 16.7.1 Overview

#### **Data Structures**

• struct i2c\_rtos\_handle\_t

I2C FreeRTOS handle, More...

### **I2C RTOS Operation**

- status\_t I2C\_RTOS\_Init (i2c\_rtos\_handle\_t \*handle, I2C\_Type \*base, const i2c\_master\_config\_t \*masterConfig, uint32\_t srcClock\_Hz)
   Initializes I2C.
- status\_t I2C\_RTOS\_Deinit (i2c\_rtos\_handle\_t \*handle)

Deinitializes the I2C.

• status\_t I2C\_RTOS\_Transfer (i2c\_rtos\_handle\_t \*handle, i2c\_master\_transfer\_t \*transfer) Performs I2C transfer.

#### 16.7.2 Data Structure Documentation

### 16.7.2.1 struct i2c\_rtos\_handle\_t

#### **Data Fields**

• I2C\_Type \* base

I2C base address.

• i2c master handle t dry handle

A handle of the underlying driver, treated as opaque by the RTOS layer.

• status\_t async\_status

Transactional state of the underlying driver.

• SemaphoreHandle\_t mutex

A mutex to lock the handle during a transfer.

• SemaphoreHandle\_t semaphore

A semaphore to notify and unblock task when the transfer ends.

#### 16.7.3 Function Documentation

## 16.7.3.1 status\_t I2C\_RTOS\_Init ( i2c\_rtos\_handle\_t \* handle, I2C\_Type \* base, const i2c\_master\_config\_t \* masterConfig, uint32 t srcClock\_Hz )

This function initializes the I2C module and the related RTOS context.

#### **I2C FreeRTOS Driver**

#### **Parameters**

| handle       | The RTOS I2C handle, the pointer to an allocated space for RTOS context. |
|--------------|--------------------------------------------------------------------------|
| base         | The pointer base address of the I2C instance to initialize.              |
| masterConfig | Configuration structure to set-up I2C in master mode.                    |
| srcClock_Hz  | Frequency of input clock of the I2C module.                              |

#### Returns

status of the operation.

## 16.7.3.2 status\_t I2C\_RTOS\_Deinit ( i2c\_rtos\_handle\_t \* handle )

This function deinitializes the I2C module and the related RTOS context.

#### **Parameters**

| 1 11   | THE DECOME AND A 11  |
|--------|----------------------|
| handle | The RTOS I2C handle. |
|        |                      |

## 16.7.3.3 status\_t I2C\_RTOS\_Transfer ( i2c\_rtos\_handle\_t \* handle, i2c\_master\_transfer\_t \* transfer )

This function performs an I2C transfer according to data given in the transfer structure.

#### **Parameters**

| handle   | The RTOS I2C handle.                          |
|----------|-----------------------------------------------|
| transfer | Structure specifying the transfer parameters. |

#### Returns

status of the operation.

## Chapter 17 I2S: I2S Driver

#### 17.1 Overview

The SDK provides the peripheral driver for the I2S function of FLEXCOMM module of LPC devices.

The I2S module is used to transmit or receive digital audio data. Only transmit or receive is enabled at one time in one module.

Driver currently supports one (primary) channel pair per one I2S enabled FLEXCOMM module only.

## 17.2 I2S Driver Initialization and Configuration

I2S\_TxInit() and I2S\_RxInit() functions ungate the clock for the FLEXCOMM module, assign I2S function to FLEXCOMM module and configure audio data format and other I2S operational settings. I2S\_Tx-Init() is used when I2S should transmit data, I2S\_RxInit() when it should receive data.

I2S\_TxGetDefaultConfig() and I2S\_RxGetDefaultConfig() functions can be used to set the module configuration structure with default values for transmit and receive function, respectively.

I2S\_Deinit() function resets the FLEXCOMM module.

I2S\_TxTransferCreateHandle() function creates transactional handle for transmit in interrupt mode.

I2S\_RxTransferCreateHandle() function creates transactional handle for receive in interrupt mode.

I2S TxTransferCreateHandleDMA() function creates transactional handle for transmit in DMA mode.

I2S RxTransferCreateHandleDMA() function creates transactional handle for receive in DMA mode.

#### 17.3 I2S Transmit Data

I2S\_TxTransferNonBlocking() function is used to add data buffer to transmit in interrupt mode. It also begins transmission if not transmitting yet.

I2S\_RxTransferNonBlocking() function is used to add data buffer to receive data into in interrupt mode. It also begins reception if not receiving yet.

I2S\_TxTransferSendDMA() function is used to add data buffer to transmit in DMA mode. It also begins transmission if not transmitting yet.

I2S\_RxTransferReceiveDMA() function is used to add data buffer to receive data into in DMA mode. It also begins reception if not receiving yet.

The transfer of data will be stopped automatically when all data buffers queued using the above functions will be processed and no new data buffer is enqueued meanwhile. If the above functions are not called frequently enough, I2S stop followed by restart may keep occurring resulting in drops audio stream.

#### **I2S Data formats**

## 17.4 I2S Interrupt related functions

I2S\_EnableInterrupts() function is used to enable interrupts in FIFO interrupt register. Regular use cases do not require this function to be called from application code.

I2S\_DisableInterrupts() function is used to disable interrupts in FIFO interrupt register. Regular use cases do not require this function to be called from application code.

I2S\_GetEnabledInterrupts() function returns interrupts enabled in FIFO interrupt register. Regular use cases do not require this function to be called from application code.

I2S\_TxHandleIRQ() and I2S\_RxHandleIRQ() functions are called from ISR which is invoked when actual FIFO level decreases to configured watermark value.

I2S\_DMACallback() function is called from ISR which is invoked when DMA transfer (actual descriptor) finishes.

#### 17.5 I2S Other functions

I2S\_Enable() function enables I2S function in FLEXCOMM module. Regular use cases do not require this function to be called from application code.

I2S\_Disable() function disables I2S function in FLEXCOMM module. Regular use cases do not require this function to be called from application code.

I2S\_TransferGetErrorCount() function returns the number of FIFO underruns or overruns in interrupt mode.

I2S TransferGetCount() function returns the number of bytes transferred in interrupt mode.

I2S\_TxTransferAbort() function aborts trasmit operation in interrupt mode.

I2S\_RxTransferAbort() function aborts receive operation in interrupt mode.

I2S\_TransferAbortDMA() function aborts transmit or receive operation in DMA mode.

#### 17.6 I2S Data formats

#### 17.6.1 DMA mode

Length of buffer for transmit or receive has to be multiply of 4 bytes. Buffer address has to be aligned to 4-bytes. Data are put into or taken from FIFO unaltered in DMA mode so buffer has to be prepared according to following information.

If i2s\_config\_t.dataLength (channel bit width) is between 4 and 16, every word in buffer should contain data for left and right channels.



Rnn - right channel bit nn

#### Lnn - left channel bit nn

Note that for example if i2s\_config\_t.dataLength = 7, bits on positions R07-R15 and L07-L15 are ignored (buffer "wastes space").

If i2s config t.dataLength (channel bit width) is between 17 and 24 and i2s config t.pack48 = false:

Even words (counting from zero):



#### Odd words (counting from zero):



If i2s\_config\_t.dataLength (channel bit width) is between 17 and 24 and i2s\_config\_t.pack48 = true:

Even words (counting from zero):



#### Odd words (counting from zero):



If i2s\_config\_t.dataLength (channel bit width) is between 25 and 32:

Even words (counting from zero):

| MSB |   |               |      |      |            |       |     |      |     |      |               |     |     |     |            |     |      |                |     |     |              |     |                |        |              |      |    |             |                |     | LSB  |
|-----|---|---------------|------|------|------------|-------|-----|------|-----|------|---------------|-----|-----|-----|------------|-----|------|----------------|-----|-----|--------------|-----|----------------|--------|--------------|------|----|-------------|----------------|-----|------|
| L31 | L | 3 <b>O</b> L: | 2912 | 2812 | 2 <b>%</b> | 266.2 | 25. | 241. | 23. | 2212 | 2 <b>1</b> .2 | 201 | 192 | 181 | 1 <b>%</b> | 166 | 15.1 | L <b>4</b> L 1 | 131 | 121 | 1 <b>1</b> . | 101 | ) <b>L</b> e C | 0.28.0 | ) <b>L</b> ( | D @T | 05 | <b>1</b> 4L | ) <b>3</b> L ( | 021 | 0100 |

#### Odd words (counting from zero):



SDK API Reference Manual v2.0.0 **NXP Semiconductors** 231

#### **I2S Data formats**

### 17.6.2 Interrupt mode

If i2s\_config\_t.dataLength (channel bit width) is 4:

Buffer does not need to be aligned (buffer is read / written by single bytes, each byte contain left and right channel):

| MSB |     |     |     |     |     |     | LSB |
|-----|-----|-----|-----|-----|-----|-----|-----|
| R03 | R02 | R01 | R00 | L03 | L02 | L01 | L00 |

If i2s\_config\_t.dataLength (channel bit width) is between 5 and 8:

Length of buffer for transmit or receive has to be multiply of 2 bytes. Buffer address has to be aligned to 2-bytes.

| MSB |     |     |     |     |     |     |     |     |     |     |     |     |     |     | LSB |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| R07 | R06 | R05 | R04 | R03 | R02 | R01 | R00 | L07 | L06 | L05 | L04 | L03 | L02 | L01 | L00 |

If i2s\_config\_t.dataLength (channel bit width) is between 9 and 16:

Length of buffer for transmit or receive has to be multiply of 4 bytes. Buffer address has to be aligned to 4-bytes.

| MSB |    |               |     |     |                |               |               |               |              |              |              |                |              |     |     |                |      |      |     |     |    |      |      |      |              |               |                |       |     |     | LSB  |
|-----|----|---------------|-----|-----|----------------|---------------|---------------|---------------|--------------|--------------|--------------|----------------|--------------|-----|-----|----------------|------|------|-----|-----|----|------|------|------|--------------|---------------|----------------|-------|-----|-----|------|
| R15 | R. | 1 <b>4</b> R: | 1 B | 128 | 1 <b>1</b> R.: | 1 <b>(</b> R) | ) <b>9</b> 2( | ) <b>8</b> .0 | ) <b>R</b> ( | ) <b>R</b> ( | ) <b>R</b> ( | ) <b>A</b> R ( | ) <b>B</b> ( | )Æ( | 1R( | D <b>O</b> L 1 | 15.1 | L4L1 | 131 | 121 | lL | 1010 | 92.0 | 0.80 | ) <b>L</b> ( | ) <b>6</b> L( | D <b>5</b> L ( | 041.0 | 33. | 120 | 0100 |

If i2s\_config\_t.dataLength (channel bit width) is between 17 and 24 and i2s\_config\_t.pack48 = false:

Length of buffer for transmit or receive has to be multiply of 6 bytes.



If i2s config t.dataLength (channel bit width) is between 17 and 24 and i2s config t.pack48 = true:

Length of buffer for transmit or receive has to be multiply of 6 bytes. Buffer address has to be aligned to 4-bytes.



If i2s\_config\_t.dataLength (channel bit width) is between 25 and 32 and i2s\_config\_t.oneChannel = false:

Buffer for transmit or receive has to be multiply of 8 bytes. Buffer address has to be aligned to 4-bytes.

Even words (counting from zero):



Odd words (counting from zero):



If i2s\_config\_t.dataLength (channel bit width) is between 25 and 32 and i2s\_config\_t.oneChannel = true:

Buffer for transmit or receive has to be multiply of 4 bytes. Buffer address has to be aligned to 4-bytes.

| MSB |    |       |     |     |              |      |      |       |       |      |               |                |      |     |            |      |      |                |     |     |     |        |              |       |              |              |    |      |                |      | LSB  |
|-----|----|-------|-----|-----|--------------|------|------|-------|-------|------|---------------|----------------|------|-----|------------|------|------|----------------|-----|-----|-----|--------|--------------|-------|--------------|--------------|----|------|----------------|------|------|
| L31 | L; | 301.2 | 292 | 282 | 2 <b>L</b> 2 | 2662 | 25.2 | 241.2 | 231.2 | 22.2 | 2 <b>1</b> .2 | 2 <b>G</b> . : | 1921 | 181 | 1 <b>%</b> | L 65 | 15.1 | L <b>4</b> L 1 | 131 | 121 | l L | ן סט ( | D <b>L</b> C | D.&.( | ) <b>L</b> ( | ) <b>@</b> ( | 05 | 04.0 | ) <u>I</u> L ( | 21.0 | )L00 |

## 17.7 I2S Driver Examples

### 17.7.1 Interrupt mode examples

Transmit example

```
void StartTransfer(void)
    i2s_config_t config;
   i2s_transfer_t transfer;
   i2s_handle_t handle;
    I2S_TxGetDefaultConfig(&config);
    config.masterSlave = kI2S_MasterSlaveNormalMaster;
    config.divider = 32; /* clock frequency/audio sample frequency/channels/channel bit depth */
    I2S_TxInit(I2S0, &config);
    I2S_TxTransferCreateHandle(I2S0, &handle, TxCallback, NULL);
    transfer.data = buffer;
    transfer.dataSize = sizeof(buffer);
    I2S_TxTransferNonBlocking(I2S0, &handle, transfer);
    /\star Enqueue next buffer right away so there is no drop in audio data stream when the first buffer
       finishes */
    I2S_TxTransferNonBlocking(I2S0, &handle, someTransfer);
void TxCallback(I2S_Type *base, i2s_handle_t *handle, status_t completionStatus, void *userData)
    i2s_tranfer_t transfer;
    if (completionStatus == kStatus_I2S_BufferComplete)
        /* Enqueue next buffer */
        transfer.data = buffer;
```

SDK API Reference Manual v2.0.0

### **I2S Driver Examples**

#### Receive example

```
void StartTransfer(void)
    i2s_config_t config;
    i2s_transfer_t transfer;
   i2s_handle_t handle;
    I2S_RxGetDefaultConfig(&config);
   config.masterSlave = kI2S_MasterSlaveNormalMaster;
    config.divider = 32; /* clock frequency/audio sample frequency/channels/channel bit depth */
    I2S_RxInit(I2S0, &config);
    I2S_RxTransferCreateHandle(I2S0, &handle, RxCallback, NULL);
   transfer.data = buffer;
    transfer.dataSize = sizeof(buffer);
    I2S_RxTransferNonBlocking(I2S0, &handle, transfer);
    /\star Enqueue next buffer right away so there is no drop in audio data stream when the first buffer
    I2S_RxTransferNonBlocking(I2S0, &handle, someTransfer);
void RxCallback(I2S_Type *base, i2s_handle_t *handle, status_t completionStatus, void *userData)
    i2s_tranfer_t transfer;
    if (completionStatus == kStatus_I2S_BufferComplete)
        /* Enqueue next buffer */
        transfer.data = buffer;
        transfer.dataSize = sizeof(buffer);
        I2S_RxTransferNonBlocking(base, handle, transfer);
```

## 17.7.2 DMA mode examples

#### Transmit example

```
void StartTransfer(void)
{
    i2s_config_t config;
    i2s_transfer_t transfer;
    i2s_dma_handle_t handle;

    I2S_TxGetDefaultConfig(&config);
    config.masterSlave = kI2S_MasterSlaveNormalMaster;
    config.divider = 32; /* clock frequency/audio sample frequency/channels/channel bit depth */
    I2S_TxInit(I2SO, &config);

    I2S_TxTransferCreateHandleDMA(I2SO, &handle, TxCallback, NULL);

    transfer.data = buffer;
    transfer.dataSize = sizeof(buffer);
```

SDK API Reference Manual v2.0.0

#### Receive example

```
void StartTransfer(void)
   i2s_config_t config;
   i2s_transfer_t transfer;
   i2s_dma_handle_t handle;
   I2S_RxGetDefaultConfig(&config);
   config.masterSlave = kI2S_MasterSlaveNormalMaster;
   config.divider = 32; /* clock frequency/audio sample frequency/channels/channel bit depth */
   I2S_RxInit(I2S0, &config);
   I2S_RxTransferCreateHandleDMA(I2S0, &handle, RxCallback, NULL);
   transfer.data = buffer;
    transfer.dataSize = sizeof(buffer);
   I2S_RxTransferNonBlockingDMA(I2S0, &handle, transfer);
    /* Enqueue next buffer right away so there is no drop in audio data stream when the first buffer
       finishes */
   I2S_RxTransferNonBlockingDMA(I2S0, &handle, someTransfer);
void RxCallback(I2S_Type *base, i2s_dma_handle_t *handle, status_t completionStatus, void *userData
   i2s_tranfer_t transfer;
    if (completionStatus == kStatus_I2S_BufferComplete)
        /* Enqueue next buffer */
       transfer.data = buffer;
       transfer.dataSize = sizeof(buffer);
       I2S_RxTransferNonBlockingDMA(base, handle, transfer);
```

#### **Modules**

- I2S DMA Driver
- I2S Driver

#### **I2S Driver**

#### 17.8 **I2S** Driver

#### 17.8.1 Overview

#### **Files**

• file fsl i2s.h

#### **Data Structures**

```
    struct i2s_config_t
        I2S configuration structure. More...
    struct i2s_transfer_t
        Buffer to transfer from or receive audio data into. More...
    struct i2s_handle_t
        Members not to be accessed / modified outside of the driver. More...
```

#### **Macros**

• #define I2S\_NUM\_BUFFERS (4)

Number of buffers.

## **Typedefs**

• typedef void(\* i2s\_transfer\_callback\_t )(I2S\_Type \*base, i2s\_handle\_t \*handle, status\_t completionStatus, void \*userData)

Callback function invoked from transactional API on completion of a single buffer transfer.

#### **Enumerations**

```
    enum_i2s_status {
        kStatus_I2S_BufferComplete,
        kStatus_I2S_Done = MAKE_STATUS(kStatusGroup_I2S, 1),
        kStatus_I2S_Busy }
        I2S status codes.
    enum i2s_flags_t {
        kI2S_TxErrorFlag = I2S_FIFOINTENSET_TXERR_MASK,
        kI2S_TxLevelFlag = I2S_FIFOINTENSET_TXLVL_MASK,
        kI2S_RxErrorFlag = I2S_FIFOINTENSET_RXERR_MASK,
        kI2S_RxLevelFlag = I2S_FIFOINTENSET_RXLVL_MASK }
        I2S flags.
```

236

```
enum i2s_master_slave_t {
    kI2S_MasterSlaveNormalSlave = 0x0,
    kI2S_MasterSlaveWsSyncMaster = 0x1,
    kI2S_MasterSlaveExtSckMaster = 0x2,
    kI2S_MasterSlaveNormalMaster = 0x3 }
    Master / slave mode.
enum i2s_mode_t {
    kI2S_ModeI2sClassic = 0x0,
    kI2S_ModeDspWs50 = 0x1,
    kI2S_ModeDspWsShort = 0x2,
    kI2S_ModeDspWsLong = 0x3 }
    I2S mode.
```

#### **Driver version**

• #define FSL\_I2S\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) *I2S driver version 2.0.0.* 

#### Initialization and deinitialization

- void I2S\_TxInit (I2S\_Type \*base, const i2s\_config\_t \*config)

  Initializes the FLEXCOMM peripheral for I2S transmit functionality.
- void I2S\_RxInit (I2S\_Type \*base, const i2s\_config\_t \*config)
   Initializes the FLEXCOMM peripheral for I2S receive functionality.
- void I2S\_TxGetDefaultConfig (i2s\_config\_t \*config)

Sets the I2S Tx configuration structure to default values.

- void I2S\_RxGetDefaultConfig (i2s\_config\_t \*config)
  - Sets the I2S Rx configuration structure to default values.
- void I2S\_Deinit (I2S\_Type \*base)

De-initializes the I2S peripheral.

## Non-blocking API

void I2S\_TxTransferCreateHandle (I2S\_Type \*base, i2s\_handle\_t \*handle, i2s\_transfer\_callback\_t callback, void \*userData)

*Initializes handle for transfer of audio data.* 

• status\_t I2S\_TxTransferNonBlocking (I2S\_Type \*base, i2s\_handle\_t \*handle, i2s\_transfer\_t transfer)

Begins or queue sending of the given data.

- void I2S\_TxTransferAbort (I2S\_Type \*base, i2s\_handle\_t \*handle)

  Aborts sending of data.
- void I2S\_RxTransferCreateHandle (I2S\_Type \*base, i2s\_handle\_t \*handle, i2s\_transfer\_callback\_t callback, void \*userData)

Initializes handle for reception of audio data.

SDK API Reference Manual v2.0.0

NXP Semiconductors 237

#### **I2S Driver**

status\_t I2S\_RxTransferNonBlocking (I2S\_Type \*base, i2s\_handle\_t \*handle, i2s\_transfer\_t transfer)

Begins or queue reception of data into given buffer.

• void I2S\_RxTransferAbort (I2S\_Type \*base, i2s\_handle\_t \*handle)

Aborts receiving of data.

- status\_t I2S\_TransferGetCount (I2S\_Type \*base, i2s\_handle\_t \*handle, size\_t \*count)

  Returns number of bytes transferred so far.
- status\_t I2S\_TransferGetErrorCount (I2S\_Type \*base, i2s\_handle\_t \*handle, size\_t \*count)

  Returns number of buffer underruns or overruns.

#### Enable / disable

• static void <a href="I2S\_Enable">I2S\_Enable</a> (I2S\_Type \*base)

Enables I2S operation.

static void I2S\_Disable (I2S\_Type \*base)

Disables I2S operation.

### Interrupts

- static void I2S\_EnableInterrupts (I2S\_Type \*base, uint32\_t interruptMask) Enables I2S FIFO interrupts.
- static void I2S\_DisableInterrupts (I2S\_Type \*base, uint32\_t interruptMask)

  Disables I2S FIFO interrupts.
- static uint32\_t I2S\_GetEnabledInterrupts (I2S\_Type \*base)

Returns the set of currently enabled I2S FIFO interrupts.

• void I2S\_TxHandleIRQ (I2S\_Type \*base, i2s\_handle\_t \*handle)

Invoked from interrupt handler when transmit FIFO level decreases.

• void I2S\_RxHandleIRQ (I2S\_Type \*base, i2s\_handle\_t \*handle)

Invoked from interrupt handler when receive FIFO level decreases.

#### 17.8.2 Data Structure Documentation

#### 17.8.2.1 struct i2s\_config\_t

#### **Data Fields**

• i2s\_master\_slave\_t masterSlave

*Master / slave configuration.* 

• i2s mode t mode

I2S mode.

bool rightLow

Right channel data in low portion of FIFO.

bool leftJust

Left justify data in FIFO.

• bool pdmData

Data source is the D-Mic subsystem.

```
    bool sckPol
```

SCK polarity.

bool wsPol

WS polarity.

• uint16\_t divider

Flexcomm function clock divider (1 - 4096)

bool oneChannel

true mono, false stereo

uint8\_t dataLength

*Data length* (4 - 32)

• uint16\_t frameLength

*Frame width (4 - 512)* 

• uint16\_t position

Data position in the frame.

• uint8\_t watermark

FIFO trigger level.

bool txEmptyZero

Transmit zero when buffer becomes empty or last item.

bool pack48

Packing format for 48-bit data (false - 24 bit values, true - alternating 32-bit and 16-bit values)

### 17.8.2.2 struct i2s\_transfer\_t

#### **Data Fields**

• volatile uint8\_t \* data

Pointer to data buffer.

• volatile size\_t dataSize

Buffer size in bytes.

#### 17.8.2.2.0.29 Field Documentation

17.8.2.2.0.29.1 volatile uint8\_t\* i2s\_transfer\_t::data

17.8.2.2.0.29.2 volatile size t i2s transfer t::dataSize

#### 17.8.2.3 struct i2s handle

Transactional state of the intialized transfer or receive I2S operation.

#### **Data Fields**

• uint32\_t state

State of transfer.

• i2s\_transfer\_callback\_t completionCallback

*Callback function pointer.* 

• void \* userĎata

Application data passed to callback.

bool oneChannel

#### SDK API Reference Manual v2.0.0

#### **I2S Driver**

true mono, false stereo

uint8\_t dataLength

*Data length* (4 - 32)

• bool pack48

Packing format for 48-bit data (false - 24 bit values, true - alternating 32-bit and 16-bit values)

• bool useFifo48H

When dataLength 17-24: true use FIFOWR48H, false use FIFOWR.

• volatile i2s\_transfer\_t i2sQueue [I2S\_NUM\_BUFFERS]

Transfer queue storing transfer buffers.

• volatile uint8\_t queueUser

Queue index where user's next transfer will be stored.

• volatile uint8\_t queueDriver

Queue index of buffer actually used by the driver.

volatile uint32\_t errorCount

Number of buffer underruns/overruns.

• volatile uint32\_t transferCount

*Number of bytes transferred.* 

• volatile uint8 t watermark

FIFO trigger level.

#### 17.8.3 Macro Definition Documentation

### 17.8.3.1 #define FSL I2S DRIVER VERSION (MAKE\_VERSION(2, 0, 0))

Current version: 2.0.0

Change log:

- Version 2.0.0
  - initial version

#### 17.8.3.2 #define I2S NUM BUFFERS (4)

#### 17.8.4 Typedef Documentation

## 17.8.4.1 typedef void(\* i2s\_transfer\_callback\_t)(I2S\_Type \*base, i2s\_handle\_t \*handle, status\_t completionStatus, void \*userData)

**Parameters** 

| base | I2S base pointer. |
|------|-------------------|
|------|-------------------|

| handle      | pointer to I2S transaction.              |
|-------------|------------------------------------------|
| completion- | status of the transaction.               |
| Status      |                                          |
| userData    | optional pointer to user arguments data. |

### 17.8.5 Enumeration Type Documentation

#### 17.8.5.1 enum \_i2s\_status

#### Enumerator

kStatus\_I2S\_BufferComplete Transfer from/into a single buffer has completed.

kStatus\_I2S\_Done All buffers transfers have completed.

kStatus\_I2S\_Busy Already performing a transfer and cannot queue another buffer.

#### 17.8.5.2 enum i2s\_flags\_t

Note

These enums are meant to be OR'd together to form a bit mask.

#### Enumerator

kI2S\_TxErrorFlag TX error interrupt.

kI2S\_TxLevelFlag TX level interrupt.

kI2S\_RxErrorFlag RX error interrupt.

kI2S\_RxLevelFlag RX level interrupt.

#### 17.8.5.3 enum i2s master slave t

#### Enumerator

kI2S MasterSlaveNormalSlave Normal slave.

kI2S\_MasterSlaveWsSyncMaster WS synchronized master.

kI2S\_MasterSlaveExtSckMaster Master using existing SCK.

kI2S\_MasterSlaveNormalMaster Normal master.

#### 17.8.5.4 enum i2s\_mode\_t

#### Enumerator

kI2S\_ModeI2sClassic I2S classic mode.

## SDK API Reference Manual v2.0.0

#### **I2S Driver**

```
kI2S_ModeDspWs50 DSP mode, WS having 50% duty cycle.kI2S_ModeDspWsShort DSP mode, WS having one clock long pulse.kI2S_ModeDspWsLong DSP mode, WS having one data slot long pulse.
```

#### 17.8.6 Function Documentation

### 17.8.6.1 void I2S\_TxInit ( I2S\_Type \* base, const i2s\_config\_t \* config\_)

Ungates the FLEXCOMM clock and configures the module for I2S transmission using a configuration structure. The configuration structure can be custom filled or set with default values by I2S\_TxGet-DefaultConfig().

#### Note

This API should be called at the beginning of the application to use the I2S driver.

#### **Parameters**

| base   | I2S base pointer.                       |
|--------|-----------------------------------------|
| config | pointer to I2S configuration structure. |

## 17.8.6.2 void I2S\_RxInit ( I2S\_Type \* base, const i2s\_config\_t \* config )

Ungates the FLEXCOMM clock and configures the module for I2S receive using a configuration structure. The configuration structure can be custom filled or set with default values by I2S\_RxGetDefaultConfig().

#### Note

This API should be called at the beginning of the application to use the I2S driver.

#### **Parameters**

| base   | I2S base pointer.                       |
|--------|-----------------------------------------|
| config | pointer to I2S configuration structure. |

## 17.8.6.3 void I2S\_TxGetDefaultConfig ( i2s\_config\_t \* config )

This API initializes the configuration structure for use in I2S\_TxInit(). The initialized structure can remain unchanged in I2S\_TxInit(), or it can be modified before calling I2S\_TxInit(). Example:

```
i2s_config_t config;
I2S_TxGetDefaultConfig(&config);
```

#### SDK API Reference Manual v2.0.0

#### Default values:

```
* config->masterSlave = kI2S_MasterSlaveNormalMaster;
config->mode = kI2S_ModeI2sClassic;
config->rightLow = false;
config->leftJust = false;
config->pdmData = false;
config->sckPol = false;
config->wsPol = false;
config->divider = 1;
config->oneChannel = false;
config->frameLength = 32;
config->position = 0;
config->watermark = 4;
config->pack48 = false;
```

#### **Parameters**

config pointer to I2S configuration structure.

### 17.8.6.4 void I2S\_RxGetDefaultConfig ( i2s\_config\_t \* config )

This API initializes the configuration structure for use in I2S\_RxInit(). The initialized structure can remain unchanged in I2S\_RxInit(), or it can be modified before calling I2S\_RxInit(). Example:

```
i2s_config_t config;
I2S_RxGetDefaultConfig(&config);
```

#### Default values:

```
config->masterSlave = kI2S_MasterSlaveNormalSlave;
config->mode = kI2S_ModeI2sClassic;
config->rightLow = false;
config->leftJust = false;
config->pdmData = false;
config->sckPol = false;
config->wsPol = false;
config->divider = 1;
config->oneChannel = false;
config->dataLength = 16;
config->frameLength = 32;
config->position = 0;
config->watermark = 4;
config->txEmptyZero = false;
config->pack48 = false;
```

#### **I2S Driver**

#### **Parameters**

| config | pointer to I2S configuration structure. |
|--------|-----------------------------------------|
|--------|-----------------------------------------|

## 17.8.6.5 void I2S\_Deinit ( I2S\_Type \* base )

This API gates the FLEXCOMM clock. The I2S module can't operate unless I2S\_TxInit or I2S\_RxInit is called to enable the clock.

#### **Parameters**

| base | I2S base pointer. |
|------|-------------------|
|------|-------------------|

## 17.8.6.6 void I2S\_TxTransferCreateHandle ( I2S\_Type \* base, i2s\_handle\_t \* handle, i2s\_transfer\_callback\_t callback, void \* userData )

#### **Parameters**

| base                                                                | I2S base pointer.                   |  |
|---------------------------------------------------------------------|-------------------------------------|--|
| handle                                                              | pointer to handle structure.        |  |
| callback function to be called back when transfer is done or fails. |                                     |  |
| userData                                                            | pointer to data passed to callback. |  |

## 17.8.6.7 status\_t I2S\_TxTransferNonBlocking ( I2S\_Type \* base, i2s\_handle\_t \* handle, i2s\_transfer\_t transfer )

#### **Parameters**

| base     | I2S base pointer.            |  |
|----------|------------------------------|--|
| handle   | pointer to handle structure. |  |
| transfer | data buffer.                 |  |

#### Return values

| kStatus_Success  |                                                      |
|------------------|------------------------------------------------------|
| kStatus_I2S_Busy | if all queue slots are occupied with unsent buffers. |

## 17.8.6.8 void I2S\_TxTransferAbort ( I2S\_Type \* base, i2s\_handle\_t \* handle )

#### Parameters

| base   | base I2S base pointer.       |  |
|--------|------------------------------|--|
| handle | pointer to handle structure. |  |

## 17.8.6.9 void I2S\_RxTransferCreateHandle ( I2S\_Type \* base, i2s\_handle\_t \* handle, i2s\_transfer\_callback\_t callback, void \* userData )

#### Parameters

| base                                                                | I2S base pointer.                   |  |
|---------------------------------------------------------------------|-------------------------------------|--|
| handle                                                              | pointer to handle structure.        |  |
| callback function to be called back when transfer is done or fails. |                                     |  |
| userData                                                            | pointer to data passed to callback. |  |

## 17.8.6.10 status\_t l2S\_RxTransferNonBlocking ( l2S\_Type \* base, i2s\_handle\_t \* handle, i2s\_transfer\_t transfer )

#### Parameters

| base     | I2S base pointer.            |  |
|----------|------------------------------|--|
| handle   | pointer to handle structure. |  |
| transfer | data buffer.                 |  |

#### Return values

| kStatus Success |  |
|-----------------|--|
| KSIGIUS_SUCCESS |  |

#### **I2S Driver**

| kStatus_I2S_Busy | if all queue slots are occupied with buffers which are not full. |  |
|------------------|------------------------------------------------------------------|--|
|------------------|------------------------------------------------------------------|--|

## 17.8.6.11 void I2S\_RxTransferAbort ( I2S\_Type \* base, i2s\_handle\_t \* handle )

#### Parameters

| base   | I2S base pointer.            |
|--------|------------------------------|
| handle | pointer to handle structure. |

## 17.8.6.12 status\_t l2S\_TransferGetCount ( l2S\_Type \* base, i2s\_handle\_t \* handle, size\_t \* count )

#### Parameters

|     | base   | I2S base pointer.                                                   |
|-----|--------|---------------------------------------------------------------------|
|     | handle | pointer to handle structure.                                        |
| out | count  | number of bytes transferred so far by the non-blocking transaction. |

#### Return values

| kStatus_Success                   |                                                             |
|-----------------------------------|-------------------------------------------------------------|
| kStatus_NoTransferIn-<br>Progress | there is no non-blocking transaction currently in progress. |

## 17.8.6.13 status\_t I2S\_TransferGetErrorCount ( I2S\_Type \* base, i2s\_handle\_t \* handle, size\_t \* count )

#### Parameters

|     | base   | I2S base pointer.                                                             |
|-----|--------|-------------------------------------------------------------------------------|
|     | handle | pointer to handle structure.                                                  |
| out | count  | number of transmit errors encountered so far by the non-blocking transaction. |

#### Return values

| kStatus_Success                   |                                                             |
|-----------------------------------|-------------------------------------------------------------|
| kStatus_NoTransferIn-<br>Progress | there is no non-blocking transaction currently in progress. |

## 17.8.6.14 static void I2S\_Enable ( I2S\_Type \* base ) [inline], [static]

#### Parameters

| base | I2S base pointer. |
|------|-------------------|

## 17.8.6.15 static void I2S\_Disable ( I2S\_Type \* base ) [inline], [static]

#### Parameters

| base | I2S base pointer. |
|------|-------------------|
|------|-------------------|

## 17.8.6.16 static void I2S\_EnableInterrupts ( I2S\_Type \* base, uint32\_t interruptMask ) [inline], [static]

#### **Parameters**

| base          | I2S base pointer.                                                                                                             |
|---------------|-------------------------------------------------------------------------------------------------------------------------------|
| interruptMask | bit mask of interrupts to enable. See i2s_flags_t for the set of constants that should be OR'd together to form the bit mask. |

## 17.8.6.17 static void I2S\_DisableInterrupts ( I2S\_Type \* base, uint32\_t interruptMask ) [inline], [static]

#### **Parameters**

| base | I2S base pointer. |
|------|-------------------|
|------|-------------------|

#### **I2S Driver**

| interruptMask | bit mask of interrupts to enable. See i2s_flags_t for the set of constants that should be |  |
|---------------|-------------------------------------------------------------------------------------------|--|
|               | OR'd together to form the bit mask.                                                       |  |

## 17.8.6.18 static uint32\_t I2S\_GetEnabledInterrupts ( I2S\_Type \* base ) [inline], [static]

#### **Parameters**

| base | I2S base pointer. |
|------|-------------------|
|------|-------------------|

#### Returns

A bitmask composed of i2s\_flags\_t enumerators OR'd together to indicate the set of enabled interrupts.

### 17.8.6.19 void I2S\_TxHandleIRQ ( I2S\_Type \* base, i2s\_handle\_t \* handle )

#### **Parameters**

| base   | I2S base pointer.            |
|--------|------------------------------|
| handle | pointer to handle structure. |

## 17.8.6.20 void I2S\_RxHandleIRQ ( I2S\_Type \* base, i2s\_handle\_t \* handle )

#### **Parameters**

| base   | I2S base pointer.            |
|--------|------------------------------|
| handle | pointer to handle structure. |

#### 17.9 I2S DMA Driver

#### 17.9.1 Overview

#### **Files**

• file fsl i2s dma.h

#### **Data Structures**

struct i2s\_dma\_handle\_t
 Members not to be accessed / modified outside of the driver. More...

## **Typedefs**

• typedef void(\* i2s\_dma\_transfer\_callback\_t )(I2S\_Type \*base, i2s\_dma\_handle\_t \*handle, status\_t completionStatus, void \*userData)

Callback function invoked from DMA API on completion.

#### **Driver version**

• #define FSL\_I2S\_DMA\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) *I2S DMA driver version 2.0.0.* 

#### **DMA API**

- void I2S\_TxTransferCreateHandleDMA (I2S\_Type \*base, i2s\_dma\_handle\_t \*handle, dma\_handle\_t \*dmaHandle, i2s\_dma\_transfer\_callback\_t callback, void \*userData)
   Initializes handle for transfer of audio data.
- status\_t I2S\_TxTransferSendDMA (I2S\_Type \*base, i2s\_dma\_handle\_t \*handle, i2s\_transfer\_t transfer)

Begins or queue sending of the given data.

- void I2S\_TransferAbortDMA (I2S\_Type \*base, i2s\_dma\_handle\_t \*handle)

  Aborts transfer of data.
- void I2S\_RxTransferCreateHandleDMA (I2S\_Type \*base, i2s\_dma\_handle\_t \*handle, dma\_handle\_t \*dmaHandle, i2s\_dma\_transfer\_callback\_t callback, void \*userData)
   Initializes handle for reception of audio data.
- status\_t I2S\_RxTransferReceiveDMA (I2S\_Type \*base, i2s\_dma\_handle\_t \*handle, i2s\_transfer\_t transfer)

Begins or queue reception of data into given buffer.

• void I2S\_DMACallback (dma\_handle\_t \*handle, void \*userData, bool transferDone, uint32\_t tcds)

Invoked from DMA interrupt handler.

#### **I2S DMA Driver**

#### 17.9.2 Data Structure Documentation

#### 17.9.2.1 struct i2s dma handle

#### **Data Fields**

• uint32 t state

Internal state of I2S DMA transfer.

• i2s\_dma\_transfer\_callback\_t completionCallback

Callback function pointer.

void \* userData

Application data passed to callback.

• dma\_handle\_t \* dmaHandle

DMA handle.

volatile i2s\_transfer\_t i2sQueue [I2S\_NUM\_BUFFERS]

Transfer queue storing transfer buffers.

• volatile uint8\_t queueUser

Queue index where user's next transfer will be stored.

• volatile uint8\_t queueDriver

Queue index of buffer actually used by the driver.

#### 17.9.3 Macro Definition Documentation

### 17.9.3.1 #define FSL\_I2S\_DMA\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0))

Current version: 2.0.0

Change log:

- Version 2.0.0
  - initial version

## 17.9.4 Typedef Documentation

17.9.4.1 typedef void(\* i2s\_dma\_transfer\_callback\_t)(I2S\_Type \*base, i2s\_dma\_handle\_t \*handle, status\_t completionStatus, void \*userData)

**Parameters** 

base I2S base pointer.

| handle      | pointer to I2S transaction.              |
|-------------|------------------------------------------|
| completion- | status of the transaction.               |
| Status      |                                          |
| userData    | optional pointer to user arguments data. |

#### 17.9.5 Function Documentation

# 17.9.5.1 void I2S\_TxTransferCreateHandleDMA ( I2S\_Type \* base, i2s\_dma\_handle\_t \* handle, dma\_handle\_t \* dmaHandle, i2s\_dma\_transfer\_callback\_t callback, void \* userData )

#### **Parameters**

| base      | I2S base pointer.                                          |
|-----------|------------------------------------------------------------|
| handle    | pointer to handle structure.                               |
| dmaHandle | pointer to dma handle structure.                           |
| callback  | function to be called back when transfer is done or fails. |
| userData  | pointer to data passed to callback.                        |

## 17.9.5.2 status\_t I2S\_TxTransferSendDMA ( I2S\_Type \* base, i2s\_dma\_handle\_t \* handle, i2s\_transfer\_t transfer )

#### Parameters

| base     | I2S base pointer.            |
|----------|------------------------------|
| handle   | pointer to handle structure. |
| transfer | data buffer.                 |

#### Return values

| kStatus_Success  |                                                      |
|------------------|------------------------------------------------------|
| kStatus_I2S_Busy | if all queue slots are occupied with unsent buffers. |

## 17.9.5.3 void I2S\_TransferAbortDMA ( I2S\_Type \* base, i2s\_dma\_handle\_t \* handle )

#### **I2S DMA Driver**

#### **Parameters**

| base   | I2S base pointer.            |
|--------|------------------------------|
| handle | pointer to handle structure. |

# 17.9.5.4 void I2S\_RxTransferCreateHandleDMA ( I2S\_Type \* base, i2s\_dma\_handle\_t \* handle, dma\_handle\_t \* dmaHandle, i2s\_dma\_transfer\_callback\_t callback, void \* userData )

#### **Parameters**

| base      | I2S base pointer.                                          |
|-----------|------------------------------------------------------------|
| handle    | pointer to handle structure.                               |
| dmaHandle | pointer to dma handle structure.                           |
| callback  | function to be called back when transfer is done or fails. |
| userData  | pointer to data passed to callback.                        |

## 17.9.5.5 status\_t I2S\_RxTransferReceiveDMA ( I2S\_Type \* base, i2s\_dma\_handle\_t \* handle, i2s\_transfer\_t transfer )

#### **Parameters**

| base     | I2S base pointer.            |
|----------|------------------------------|
| handle   | pointer to handle structure. |
| transfer | data buffer.                 |

#### Return values

| kStatus_Success  |                                                                  |
|------------------|------------------------------------------------------------------|
| kStatus_I2S_Busy | if all queue slots are occupied with buffers which are not full. |

## 17.9.5.6 void I2S\_DMACallback ( dma\_handle\_t \* handle, void \* userData, bool transferDone, uint32 t tcds )

## Parameters

| handle       | pointer to DMA handle structure. |
|--------------|----------------------------------|
| userData     | argument for user callback.      |
| transferDone | if transfer was done.            |
| tcds         |                                  |

SDK API Reference Manual v2.0.0

**I2S DMA Driver** 

## Chapter 18

## **SPI: Serial Peripheral Interface Driver**

#### 18.1 Overview

SPI driver includes functional APIs and transactional APIs.

Functional APIs are feature/property target low level APIs. Functional APIs can be used for SPI initialization/configuration/operation for optimization/customization purpose. Using the functional API requires the knowledge of the SPI peripheral and how to organize functional APIs to meet the application requirements. All functional API use the peripheral base address as the first parameter. SPI functional operation groups provide the functional API set.

Transactional APIs are transaction target high level APIs. Transactional APIs can be used to enable the peripheral and in the application if the code size and performance of transactional APIs satisfy the requirements. If the code size and performance are a critical requirement, see the transactional API implementation and write a custom code. All transactional APIs use the spi\_handle\_t as the first parameter. Initialize the handle by calling the SPI\_MasterTransferCreateHandle() or SPI\_SlaveTransferCreateHandle() API.

Transactional APIs support asynchronous transfer. This means that the functions SPI\_MasterTransferNon-Blocking() and SPI\_SlaveTransferNonBlocking() set up the interrupt for data transfer. When the transfer completes, the upper layer is notified through a callback function with the kStatus\_SPI\_Idle status.

## 18.2 Typical use case

## 18.2.1 SPI master transfer using an interrupt method

```
#define BUFFER_LEN (64)
spi_master_handle_t spiHandle;
spi_master_config_t masterConfig;
spi_transfer_t xfer;
volatile bool isFinished = false;
const uint8_t sendData[BUFFER_LEN] = [.....];
uint8_t receiveBuff[BUFFER_LEN];
void SPI_UserCallback(SPI_Type *base, spi_master_handle_t *handle, status_t status, void *userData)
    isFinished = true;
void main (void)
    //...
    SPI_MasterGetDefaultConfig(&masterConfig);
    SPI_MasterInit(SPI0, &masterConfig, srcClock_Hz);
    SPI_MasterTransferCreateHandle(SPI0, &spiHandle, SPI_UserCallback, NULL);
    // Prepare to send.
    xfer.txData = sendData;
    xfer.rxData = receiveBuff;
```

SDK API Reference Manual v2.0.0

### Typical use case

```
xfer.dataSize = sizeof(sendData);

// Send out.
SPI_MasterTransferNonBlocking(SPIO, &spiHandle, &xfer);

// Wait send finished.
while (!isFinished)
{
}

// ...
```

## 18.2.2 SPI Send/receive using a DMA method

```
#define BUFFER_LEN (64)
spi_dma_handle_t spiHandle;
dma_handle_t g_spiTxDmaHandle;
dma_handle_t g_spiRxDmaHandle;
spi_config_t masterConfig;
spi_transfer_t xfer;
volatile bool isFinished;
/\star SPI/DMA buffers MUST be always array of 4B (32 bit) words \star/
uint32_t sendData[BUFFER_LEN] = ...;
uint32_t receiveBuff[BUFFER_LEN];
void SPI_UserCallback(SPI_Type *base, spi_dma_handle_t *handle, status_t status, void *userData)
{
    isFinished = true;
void main (void)
    //...
    // Initialize DMA peripheral
    DMA_Init(DMA0);
    // Initialize SPI peripheral
    SPI_MasterGetDefaultConfig(&masterConfig);
    masterConfig.sselNum = SPI_SSEL;
    SPI_MasterInit(SPIO, &masterConfig, srcClock_Hz);
    // Enable DMA channels connected to SPIO Tx/SPIO Rx request lines
    DMA_EnableChannel(SPIO, SPI_MASTER_TX_CHANNEL);
    DMA_EnableChannel(SPI0, SPI_MASTER_RX_CHANNEL);
    // Set DMA channels priority
    DMA_SetChannelPriority(SPIO, SPI_MASTER_TX_CHANNEL,
     kDMA_ChannelPriority3);
    DMA_SetChannelPriority(SPIO, SPI_MASTER_RX_CHANNEL,
     kDMA_ChannelPriority2);
    // Creates the DMA handle.
    DMA_CreateHandle(&masterTxHandle, SPI0, SPI_MASTER_TX_CHANNEL);
    DMA_CreateHandle(&masterRxHandle, SPI0, SPI_MASTER_RX_CHANNEL);
    // Create SPI DMA handle
    SPI_MasterTransferCreateHandleDMA (SPIO, spiHandle, SPI_UserCallback,
     NULL, &g_spiTxDmaHandle, &g_spiRxDmaHandle);
    // Prepares to send.
    xfer.txData = sendData;
    xfer.rxData = receiveBuff;
```

SDK API Reference Manual v2.0.0

# Typical use case

```
xfer.dataSize = sizeof(sendData);

// Sends out.
SPI_MasterTransferDMA(SPIO, &spiHandle, &xfer);

// Waits for send to complete.
while (!isFinished)
{
}

// ...
}
```

# **Modules**

- SPI DMA Driver
- SPI Driver
- SPI FreeRTOS driver

# 18.3 SPI Driver

# 18.3.1 Overview

This section describes the programming interface of the SPI DMA driver.

### **Files**

• file fsl\_spi.h

### **Data Structures**

```
    struct spi_master_config_t
        SPI master user configure structure. More...
    struct spi_slave_config_t
        SPI slave user configure structure. More...
    struct spi_transfer_t
        SPI transfer structure. More...
    struct spi_config_t
        Internal configuration structure used in 'spi' and 'spi_dma' driver. More...
    struct spi_master_handle_t
        SPI transfer handle structure. More...
```

# **Typedefs**

- typedef spi\_master\_handle\_t spi\_slave\_handle\_t Slave handle type.
- typedef void(\* spi\_master\_callback\_t )(SPI\_Type \*base, spi\_master\_handle\_t \*handle, status\_t status, void \*userData)

SPI master callback for finished transmit.

• typedef void(\* spi\_slave\_callback\_t )(SPI\_Type \*base, spi\_slave\_handle\_t \*handle, status\_t status, void \*userData)

SPI slave callback for finished transmit.

# **Enumerations**

```
    enum spi_xfer_option_t {
        kSPI_FrameDelay = (SPI_FIFOWR_EOF_MASK),
        kSPI_FrameAssert = (SPI_FIFOWR_EOT_MASK) }
        SPI transfer option.
    enum spi_shift_direction_t {
        kSPI_MsbFirst = 0U,
        kSPI_LsbFirst = 1U }
        SPI data shifter direction options.
```

SDK API Reference Manual v2.0.0

259

```
enum spi_clock_polarity_t {
 kSPI_ClockPolarityActiveHigh = 0x0U,
 kSPI_ClockPolarityActiveLow }
    SPI clock polarity configuration.
enum spi_clock_phase_t {
  kSPI ClockPhaseFirstEdge = 0x0U,
  kSPI_ClockPhaseSecondEdge }
    SPI clock phase configuration.
enum spi_txfifo_watermark_t {
 kSPI TxFifo0 = 0,
 kSPI_TxFifo1 = 1,
 kSPI_TxFifo2 = 2,
 kSPI_TxFifo3 = 3,
 kSPI TxFifo4 = 4,
 kSPI_TxFifo5 = 5,
 kSPI TxFifo6 = 6.
 kSPI_TxFifo7 = 7
    txFIFO watermark values
enum spi_rxfifo_watermark_t {
  kSPI_RxFifo1 = 0,
  kSPI_RxFifo2 = 1,
 kSPI RxFifo3 = 2,
 kSPI_RxFifo4 = 3,
 kSPI_RxFifo5 = 4,
 kSPI RxFifo6 = 5,
 kSPI_RxFifo7 = 6,
 kSPI RxFifo8 = 7
    rxFIFO watermark values
enum spi_data_width_t {
  kSPI_Data4Bits = 3,
 kSPI Data5Bits = 4,
 kSPI_Data6Bits = 5,
 kSPI_Data7Bits = 6,
 kSPI Data8Bits = 7,
 kSPI Data9Bits = 8,
 kSPI_Data10Bits = 9,
 kSPI_Data11Bits = 10,
 kSPI Data12Bits = 11,
 kSPI Data13Bits = 12,
 kSPI_Data14Bits = 13,
 kSPI_Data15Bits = 14,
 kSPI Data16Bits = 15 }
    Transfer data width.
enum spi_ssel_t {
```

```
kSPI Ssel0 = 0.
 kSPI_Ssel1 = 1,
 kSPI Ssel2 = 2,
 kSPI_Ssel3 = 3
    Slave select.
enum _spi_status {
 kStatus_SPI_Busy = MAKE_STATUS(kStatusGroup_LPC_SPI, 0),
 kStatus_SPI_Idle = MAKE_STATUS(kStatusGroup_LPC_SPI, 1),
 kStatus_SPI_Error = MAKE_STATUS(kStatusGroup_LPC_SPI, 2),
 kStatus SPI BaudrateNotSupport }
    SPI transfer status.
enum _spi_interrupt_enable {
 kSPI_RxLvlIrg = SPI_FIFOINTENSET_RXLVL_MASK,
 kSPI_TxLvIIrq = SPI_FIFOINTENSET_TXLVL_MASK }
    SPI interrupt sources.
enum _spi_statusflags {
 kSPI_TxEmptyFlag = SPI_FIFOSTAT_TXEMPTY_MASK,
 kSPI_TxNotFullFlag = SPI_FIFOSTAT_TXNOTFULL_MASK,
 kSPI RxNotEmptyFlag = SPI FIFOSTAT RXNOTEMPTY MASK,
 kSPI_RxFullFlag = SPI_FIFOSTAT_RXFULL_MASK }
    SPI status flags.
```

# **Functions**

• uint32\_t SPI\_GetInstance (SPI\_Type \*base)

Returns instance number for SPI peripheral base address.

### **Driver version**

• #define FSL\_SPI\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) USART driver version 2.0.0.

# Initialization and deinitialization

- void SPI\_MasterGetDefaultConfig (spi\_master\_config\_t \*config)
   Sets the SPI master configuration structure to default values.
   status\_t SPI\_MasterInit (SPI\_Type \*base, const spi\_master\_config\_t \*config, uint32\_t srcClock\_Hz)
  - *Initializes the SPI with master configuration.*
- void SPI\_SlaveGetDefaultConfig (spi\_slave\_config\_t \*config)

  Sets the SPI slave configuration structure to default values.
- status\_t SPI\_SlaveInit (SPI\_Type \*base, const spi\_slave\_config\_t \*config)
- *Initializes the SPI with slave configuration.*void SPI\_Deinit (SPI\_Type \*base)

De-initializes the SPI.

• static void SPI\_Enable (SPI\_Type \*base, bool enable)

Enable or disable the SPI Master or Slave.

### **Status**

• static uint32\_t SPI\_GetStatusFlags (SPI\_Type \*base) Gets the status flag.

# Interrupts

- static void SPI\_EnableInterrupts (SPI\_Type \*base, uint32\_t irqs) Enables the interrupt for the SPI.
- static void SPI\_DisableInterrupts (SPI\_Type \*base, uint32\_t irqs)

  Disables the interrupt for the SPI.

# **DMA Control**

- void SPI\_EnableTxDMA (SPI\_Type \*base, bool enable) Enables the DMA request from SPI txFIFO.
- void SPI\_EnableRxDMA (SPI\_Type \*base, bool enable)

  Enables the DMA request from SPI rxFIFO.

# **Bus Operations**

- status\_t SPI\_MasterSetBaud (SPI\_Type \*base, uint32\_t baudrate\_Bps, uint32\_t srcClock\_Hz) Sets the baud rate for SPI transfer.
- void SPI\_WriteData (SPI\_Type \*base, uint16\_t data, uint32\_t configFlags)

Writes a data into the SPI data register.

• static uint32\_t SPI\_ReadData (SPĬ\_Type \*base)

Gets a data from the SPI data register.

# **Transactional**

• status\_t SPI\_MasterTransferCreateHandle (SPI\_Type \*base, spi\_master\_handle\_t \*handle, spi\_master\_callback\_t callback, void \*userData)

Initializes the SPI master handle.

- status\_t SPI\_MasterTransferBlocking (SPI\_Type \*base, spi\_transfer\_t \*xfer)

  Transfers a block of data using a polling method.
- status\_t SPI\_MasterTransferNonBlocking (SPI\_Type \*base, spi\_master\_handle\_t \*handle, spi\_transfer t \*xfer)

Performs a non-blocking SPI interrupt transfer.

• status\_t SPI\_MasterTransferGetCount (SPI\_Type \*base, spi\_master\_handle\_t \*handle, size\_t \*count)

Gets the master transfer count.

### SDK API Reference Manual v2.0.0

- void SPI MasterTransferAbort (SPI Type \*base, spi master handle t \*handle) SPI master aborts a transfer using an interrupt.
- void SPI\_MasterTransferHandleIRQ (SPI\_Type \*base, spi\_master\_handle\_t \*handle) Interrupts the handler for the SPI.
- static status\_t SPI\_SlaveTransferCreateHandle (SPI\_Type \*base, spi\_slave\_handle\_t \*handle, spi\_slave\_callback\_t callback, void \*userData)

Initializes the SPI slave handle.

• static status t SPI SlaveTransferNonBlocking (SPI Type \*base, spi slave handle t \*handle, spi transfer\_t \*xfer)

Performs a non-blocking SPI slave interrupt transfer.

• static status t SPI SlaveTransferGetCount (SPI Type \*base, spi slave handle t \*handle, size t \*count)

Gets the slave transfer count.

- static void SPI\_SlaveTransferAbort (SPI\_Type \*base, spi\_slave\_handle\_t \*handle) SPI slave aborts a transfer using an interrupt.
- static void SPI\_SlaveTransferHandleIRQ (SPI\_Type \*base, spi\_slave\_handle\_t \*handle) Interrupts a handler for the SPI slave.

# 18.3.2 Data Structure Documentation

# 18.3.2.1 struct spi master config t

#### **Data Fields**

- bool enableLoopback
  - Enable loopback for test purpose.
- bool enableMaster
  - Enable SPI at initialization time.
- spi\_clock\_polarity\_t polarity
  - Clock polarity.
- spi\_clock\_phase\_t phase
  - Clock phase.
- spi\_shift\_direction\_t direction
  - MSB or LSB.
- uint32 t baudRate Bps
  - Baud Rate for SPI in Hz.
- spi\_data\_width\_t dataWidth
  - Width of the data.
- spi ssel t sselNum
  - Slave select number.
- spi\_txfifo\_watermark\_t txWatermark
  - txFIFO watermark
- spi rxfifo watermark t rxWatermark

rxFIFO watermark

# 18.3.2.2 struct spi slave config t

### **Data Fields**

bool enableSlave

Enable SPI at initialization time.

• spi\_clock\_polarity\_t polarity

Clock polarity.

spi\_clock\_phase\_t phase

Clock phase.

• spi shift direction t direction

MSB or LSB.

• spi\_data\_width\_t dataWidth

Width of the data.

• spi txfifo watermark t txWatermark

txFIFO watermark

• spi\_rxfifo\_watermark\_t rxWatermark

rxFIFO watermark

# 18.3.2.3 struct spi\_transfer\_t

# **Data Fields**

• uint8 t \* txData

Send buffer.

•  $uint8_t * rxData$ 

Receive buffer.

• uint32\_t configFlags

Additional option to control transfer.

• size t dataSize

Transfer bytes.

# 18.3.2.4 struct spi config t

# 18.3.2.5 struct spi\_master\_handle

Master handle type.

# **Data Fields**

• uint8\_t \*volatile txData

Transfer buffer.

• uint8 t \*volatile rxData

Receive buffer.

• volatile size\_t txRemainingBytes

Number of data to be transmitted [in bytes].

• volatile size t rxRemainingBytes

Number of data to be received [in bytes].

SDK API Reference Manual v2.0.0

• volatile size t toReceiveCount

Receive data remaining in bytes.

size\_t totalByteCount

A number of transfer bytes.

• volatile uint32 t state

SPI internal state.

• spi\_master\_callback\_t callback

SPI callback.

void \* userData

Callback parameter.

• uint8\_t dataWidth

Width of the data [Valid values: 1 to 16].

• uint8 t sselNum

Slave select number to be asserted when transferring data [Valid values: 0 to 3].

• uint32\_t configFlags

Additional option to control transfer.

spi\_txfifo\_watermark\_t txWatermark

txFIFO watermark

spi\_rxfifo\_watermark\_t rxWatermark

rxFIFO watermark

# 18.3.3 Macro Definition Documentation

# 18.3.3.1 #define FSL\_SPI\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0))

# 18.3.4 Enumeration Type Documentation

# 18.3.4.1 enum spi\_xfer\_option\_t

Enumerator

kSPI\_FrameDelay Delay chip select.kSPI\_FrameAssert When transfer ends, assert chip select.

# 18.3.4.2 enum spi\_shift\_direction\_t

Enumerator

**kSPI\_MsbFirst** Data transfers start with most significant bit. **kSPI\_LsbFirst** Data transfers start with least significant bit.

# 18.3.4.3 enum spi\_clock\_polarity\_t

Enumerator

**kSPI\_ClockPolarityActiveHigh** Active-high SPI clock (idles low).

### SDK API Reference Manual v2.0.0

kSPI\_ClockPolarityActiveLow Active-low SPI clock (idles high).

# 18.3.4.4 enum spi\_clock\_phase\_t

# Enumerator

- **kSPI\_ClockPhaseFirstEdge** First edge on SCK occurs at the middle of the first cycle of a data transfer.
- **kSPI\_ClockPhaseSecondEdge** First edge on SCK occurs at the start of the first cycle of a data transfer.

# 18.3.4.5 enum spi\_txfifo\_watermark\_t

### Enumerator

```
kSPI_TxFifo0 SPI tx watermark is empty.
kSPI_TxFifo1 SPI tx watermark at 1 item.
kSPI_TxFifo2 SPI tx watermark at 2 items.
kSPI_TxFifo3 SPI tx watermark at 3 items.
kSPI_TxFifo4 SPI tx watermark at 4 items.
kSPI_TxFifo5 SPI tx watermark at 5 items.
kSPI_TxFifo6 SPI tx watermark at 6 items.
kSPI_TxFifo7 SPI tx watermark at 7 items.
```

# 18.3.4.6 enum spi\_rxfifo\_watermark\_t

#### Enumerator

```
kSPI_RxFifo1 SPI rx watermark at 1 item.
kSPI_RxFifo2 SPI rx watermark at 2 items.
kSPI_RxFifo3 SPI rx watermark at 3 items.
kSPI_RxFifo4 SPI rx watermark at 4 items.
kSPI_RxFifo5 SPI rx watermark at 5 items.
kSPI_RxFifo6 SPI rx watermark at 6 items.
kSPI_RxFifo7 SPI rx watermark at 7 items.
kSPI_RxFifo8 SPI rx watermark at 8 items.
```

# 18.3.4.7 enum spi\_data\_width\_t

### Enumerator

kSPI Data4Bits 4 bits data width

NXP Semiconductors 265

### SDK API Reference Manual v2.0.0

```
kSPI_Data5Bits 5 bits data width
kSPI_Data7Bits 7 bits data width
kSPI_Data8Bits 8 bits data width
kSPI_Data9Bits 9 bits data width
kSPI_Data10Bits 10 bits data width
kSPI_Data11Bits 11 bits data width
kSPI_Data12Bits 12 bits data width
kSPI_Data13Bits 13 bits data width
kSPI_Data14Bits 14 bits data width
kSPI_Data15Bits 15 bits data width
kSPI_Data16Bits 16 bits data width
```

# 18.3.4.8 enum spi\_ssel\_t

### Enumerator

```
kSPI_Ssel0 Slave select 0.kSPI_Ssel1 Slave select 1.kSPI_Ssel2 Slave select 2.kSPI Ssel3 Slave select 3.
```

# 18.3.4.9 enum \_spi\_status

# Enumerator

```
kStatus_SPI_Busy SPI bus is busy.
kStatus_SPI_Idle SPI is idle.
kStatus_SPI_Error SPI error.
kStatus_SPI_BaudrateNotSupport Baudrate is not support in current clock source.
```

# 18.3.4.10 enum \_spi\_interrupt\_enable

# Enumerator

```
kSPI_RxLvlIrq Rx level interrupt.
kSPI_TxLvlIrq Tx level interrupt.
```

# 18.3.4.11 enum \_spi\_statusflags

### Enumerator

kSPI\_TxEmptyFlag txFifo is empty

```
kSPI_TxNotFullFlag txFifo is not full kSPI_RxNotEmptyFlag rxFIFO is not empty kSPI_RxFullFlag rxFIFO is full
```

# 18.3.5 Function Documentation

```
18.3.5.1 uint32_t SPI_GetInstance ( SPI_Type * base )
```

# 18.3.5.2 void SPI\_MasterGetDefaultConfig ( spi\_master\_config\_t \* config )

The purpose of this API is to get the configuration structure initialized for use in SPI\_MasterInit(). User may use the initialized structure unchanged in SPI\_MasterInit(), or modify some fields of the structure before calling SPI\_MasterInit(). After calling this API, the master is ready to transfer. Example:

```
spi_master_config_t config;
SPI_MasterGetDefaultConfig(&config);
```

#### **Parameters**

| config | pointer to master config structure |
|--------|------------------------------------|
| 001918 | Permer to master terms surveyed    |

# 18.3.5.3 status\_t SPI\_MasterInit ( SPI\_Type \* base, const spi\_master\_config\_t \* config, uint32\_t srcClock\_Hz )

The configuration structure can be filled by user from scratch, or be set with default values by SPI\_Master-GetDefaultConfig(). After calling this API, the slave is ready to transfer. Example

```
spi_master_config_t config = {
.baudRate_Bps = 400000,
...
};
SPI_MasterInit(SPI0, &config);
```

### **Parameters**

| base   | SPI base pointer                          |
|--------|-------------------------------------------|
| config | pointer to master configuration structure |

| srcClock_Hz  | Source clock frequency. |
|--------------|-------------------------|
| 5.0000.1_112 |                         |

# 18.3.5.4 void SPI\_SlaveGetDefaultConfig ( spi\_slave\_config\_t \* config )

The purpose of this API is to get the configuration structure initialized for use in SPI\_SlaveInit(). Modify some fields of the structure before calling SPI\_SlaveInit(). Example:

```
spi_slave_config_t config;
SPI_SlaveGetDefaultConfig(&config);
```

### **Parameters**

| config pointer to slave configuration structure |
|-------------------------------------------------|
|-------------------------------------------------|

# 18.3.5.5 status\_t SPI\_SlaveInit ( SPI\_Type \* base, const spi\_slave\_config\_t \* config\_)

The configuration structure can be filled by user from scratch or be set with default values by SPI\_Slave-GetDefaultConfig(). After calling this API, the slave is ready to transfer. Example

```
spi_slave_config_t config = {
.polarity = flexSPIClockPolarity_ActiveHigh;
.phase = flexSPIClockPhase_FirstEdge;
.direction = flexSPIMsbFirst;
...
};
SPI_SlaveInit(SPI0, &config);
```

### Parameters

| base   | SPI base pointer                         |
|--------|------------------------------------------|
| config | pointer to slave configuration structure |

# 18.3.5.6 void SPI\_Deinit ( SPI\_Type \* base )

Calling this API resets the SPI module, gates the SPI clock. The SPI module can't work unless calling the SPI\_MasterInit/SPI\_SlaveInit to initialize module.

### **Parameters**

| base | SPI base pointer |
|------|------------------|
|------|------------------|

# 18.3.5.7 static void SPI\_Enable ( SPI\_Type \* base, bool enable ) [inline], [static]

# Parameters

| base   | SPI base pointer                            |
|--------|---------------------------------------------|
| enable | or disable (true = enable, false = disable) |

# 18.3.5.8 static uint32\_t SPI\_GetStatusFlags ( SPI\_Type \* base ) [inline], [static]

# Parameters

| base | SPI base pointer |
|------|------------------|

# Returns

SPI Status, use status flag to AND \_spi\_statusflags could get the related status.

# 18.3.5.9 static void SPI\_EnableInterrupts ( SPI\_Type \* base, uint32\_t irqs ) [inline], [static]

# Parameters

| base | SPI base pointer                                                                    |
|------|-------------------------------------------------------------------------------------|
| irqs | SPI interrupt source. The parameter can be any combination of the following values: |
|      | • kSPI_RxLvlIrq                                                                     |
|      | • kSPI_TxLvlIrq                                                                     |
|      |                                                                                     |

# 18.3.5.10 static void SPI\_DisableInterrupts ( SPI\_Type \* base, uint32\_t irqs ) [inline], [static]

# **Parameters**

| base | SPI base pointer                                                                                                      |
|------|-----------------------------------------------------------------------------------------------------------------------|
| irqs | SPI interrupt source. The parameter can be any combination of the following values:  • kSPI_RxLvlIrq  • kSPI_TxLvlIrq |

# 18.3.5.11 void SPI\_EnableTxDMA ( SPI\_Type \* base, bool enable )

# **Parameters**

| base   | SPI base pointer                               |
|--------|------------------------------------------------|
| enable | True means enable DMA, false means disable DMA |

# 18.3.5.12 void SPI\_EnableRxDMA ( SPI\_Type \* base, bool enable )

# **Parameters**

| base   | SPI base pointer                               |
|--------|------------------------------------------------|
| enable | True means enable DMA, false means disable DMA |

# 18.3.5.13 status\_t SPI\_MasterSetBaud ( SPI\_Type \* base, uint32\_t baudrate\_Bps, uint32\_t srcClock\_Hz )

This is only used in master.

# Parameters

| base         | SPI base pointer                  |
|--------------|-----------------------------------|
| baudrate_Bps | baud rate needed in Hz.           |
| srcClock_Hz  | SPI source clock frequency in Hz. |

# 18.3.5.14 void SPI\_WriteData ( SPI\_Type \* base, uint16\_t data, uint32\_t configFlags )

**SDK API Reference Manual v2.0.0** 270 **NXP Semiconductors** 

### **Parameters**

| base        | SPI base pointer                                 |
|-------------|--------------------------------------------------|
| data        | needs to be write.                               |
| configFlags | transfer configuration options spi_xfer_option_t |

# 18.3.5.15 static uint32\_t SPI\_ReadData ( SPI\_Type \* base ) [inline], [static]

### **Parameters**

| base | SPI base pointer |
|------|------------------|

# Returns

Data in the register.

This function initializes the SPI master handle which can be used for other SPI master transactional APIs. Usually, for a specified SPI instance, call this API once to get the initialized handle.

### **Parameters**

| base     | SPI peripheral base address. |
|----------|------------------------------|
| handle   | SPI handle pointer.          |
| callback | Callback function.           |
| userData | User data.                   |

# 18.3.5.17 status\_t SPI\_MasterTransferBlocking ( SPI\_Type \* base, spi\_transfer\_t \* xfer )

Parameters

SDK API Reference Manual v2.0.0

| base | SPI base pointer                       |
|------|----------------------------------------|
| xfer | pointer to spi_xfer_config_t structure |

# Return values

| kStatus_Success         | Successfully start a transfer. |
|-------------------------|--------------------------------|
| kStatus_InvalidArgument | Input argument is invalid.     |

# 18.3.5.18 status\_t SPI\_MasterTransferNonBlocking ( SPI\_Type \* base, spi\_master\_handle\_t \* handle, spi\_transfer\_t \* xfer )

### Parameters

| base   | SPI peripheral base address.                                             |
|--------|--------------------------------------------------------------------------|
| handle | pointer to spi_master_handle_t structure which stores the transfer state |
| xfer   | pointer to spi_xfer_config_t structure                                   |

# Return values

| kStatus_Success         | Successfully start a transfer.                |
|-------------------------|-----------------------------------------------|
| kStatus_InvalidArgument | Input argument is invalid.                    |
| kStatus_SPI_Busy        | SPI is not idle, is running another transfer. |

# 18.3.5.19 status\_t SPI\_MasterTransferGetCount ( SPI\_Type \* base, spi\_master\_handle\_t \* handle, size\_t \* count )

This function gets the master transfer count.

### Parameters

| base   | SPI peripheral base address.                                                  |
|--------|-------------------------------------------------------------------------------|
| handle | Pointer to the spi_master_handle_t structure which stores the transfer state. |
| count  | The number of bytes transferred by using the non-blocking transaction.        |

# Returns

status of status\_t.

# 18.3.5.20 void SPI\_MasterTransferAbort ( SPI\_Type \* base, spi\_master\_handle\_t \* handle )

This function aborts a transfer using an interrupt.

SDK API Reference Manual v2.0.0

### **Parameters**

| base   | SPI peripheral base address.                                                  |
|--------|-------------------------------------------------------------------------------|
| handle | Pointer to the spi_master_handle_t structure which stores the transfer state. |

# 18.3.5.21 void SPI\_MasterTransferHandleIRQ ( SPI\_Type \* base, spi\_master\_handle\_t \* handle )

# **Parameters**

| base   | SPI peripheral base address.                                              |
|--------|---------------------------------------------------------------------------|
| handle | pointer to spi_master_handle_t structure which stores the transfer state. |

# 18.3.5.22 static status\_t SPI\_SlaveTransferCreateHandle ( SPI\_Type \* base, spi\_slave\_handle\_t \* handle, spi\_slave\_callback\_t callback, void \* userData ) [inline], [static]

This function initializes the SPI slave handle which can be used for other SPI slave transactional APIs. Usually, for a specified SPI instance, call this API once to get the initialized handle.

# **Parameters**

| base     | SPI peripheral base address. |
|----------|------------------------------|
| handle   | SPI handle pointer.          |
| callback | Callback function.           |
| userData | User data.                   |

# 18.3.5.23 static status\_t SPI\_SlaveTransferNonBlocking ( SPI\_Type \* base, spi\_slave\_handle\_t \* handle, spi\_transfer\_t \* xfer ) [inline], [static]

Note

The API returns immediately after the transfer initialization is finished.

Parameters

| base   | SPI peripheral base address.                                             |
|--------|--------------------------------------------------------------------------|
| handle | pointer to spi_master_handle_t structure which stores the transfer state |
| xfer   | pointer to spi_xfer_config_t structure                                   |

# Return values

| kStatus_Success         | Successfully start a transfer.                |
|-------------------------|-----------------------------------------------|
| kStatus_InvalidArgument | Input argument is invalid.                    |
| kStatus_SPI_Busy        | SPI is not idle, is running another transfer. |

# 18.3.5.24 static status\_t SPI\_SlaveTransferGetCount ( SPI\_Type \* base, spi\_slave\_handle\_t \* handle, size\_t \* count ) [inline], [static]

This function gets the slave transfer count.

### **Parameters**

| base   | SPI peripheral base address.                                                  |
|--------|-------------------------------------------------------------------------------|
| handle | Pointer to the spi_master_handle_t structure which stores the transfer state. |
| count  | The number of bytes transferred by using the non-blocking transaction.        |

#### Returns

status of status\_t.

# 18.3.5.25 static void SPI\_SlaveTransferAbort ( SPI\_Type \* base, spi\_slave\_handle\_t \* handle ) [inline], [static]

This function aborts a transfer using an interrupt.

### **Parameters**

| base   | SPI peripheral base address.                                                 |
|--------|------------------------------------------------------------------------------|
| handle | Pointer to the spi_slave_handle_t structure which stores the transfer state. |

# 18.3.5.26 static void SPI\_SlaveTransferHandleIRQ ( SPI\_Type \* base, spi\_slave\_handle\_t \* handle ) [inline], [static]

# Parameters

| base   | SPI peripheral base address.                                            |  |
|--------|-------------------------------------------------------------------------|--|
| handle | pointer to spi_slave_handle_t structure which stores the transfer state |  |

# 18.4 SPI DMA Driver

### 18.4.1 Overview

This section describes the programming interface of the SPI DMA driver.

# **Files**

• file fsl\_spi\_dma.h

# **Data Structures**

• struct spi\_dma\_handle\_t SPI DMA transfer handle, users should not touch the content of the handle. More...

# **Typedefs**

• typedef void(\* spi\_dma\_callback\_t )(SPI\_Type \*base, spi\_dma\_handle\_t \*handle, status\_t status, void \*userData)

SPI DMA callback called at the end of transfer.

### **DMA Transactional**

- status\_t SPI\_MasterTransferCreateHandleDMA (SPI\_Type \*base, spi\_dma\_handle\_t \*handle, spi\_dma\_callback\_t callback, void \*userData, dma\_handle\_t \*txHandle, dma\_handle\_t \*rxHandle)

  Initialize the SPI master DMA handle.
- status\_t SPI\_MasterTransferDMA (SPI\_Type \*base, spi\_dma\_handle\_t \*handle, spi\_transfer\_t \*xfer)

Perform a non-blocking SPI transfer using DMA.

- static status\_t SPI\_SlaveTransferCreateHandleDMA (SPI\_Type \*base, spi\_dma\_handle\_t \*handle, spi\_dma\_callback\_t callback, void \*userData, dma\_handle\_t \*txHandle, dma\_handle\_t \*rxHandle)

  Initialize the SPI slave DMA handle.
- static status\_t SPI\_SlaveTransferDMA (SPI\_Type \*base, spi\_dma\_handle\_t \*handle, spi\_transfer\_t \*xfer)

Perform a non-blocking SPI transfer using DMA.

- void <u>SPI\_MasterTransferAbortDMA</u> (SPI\_Type \*base, spi\_dma\_handle\_t \*handle) *Abort a SPI transfer using DMA*.
- status\_t SPI\_MasterTransferGetCountDMA (SPI\_Type \*base, spi\_dma\_handle\_t \*handle, size\_t \*count)

Gets the master DMA transfer remaining bytes.

- static void SPI\_SlaveTransferAbortDMA (SPI\_Type \*base, spi\_dma\_handle\_t \*handle) Abort a SPI transfer using DMA.
- static status\_t SPI\_SlaveTransferGetCountDMA (SPI\_Type \*base, spi\_dma\_handle\_t \*handle, size\_t \*count)

Gets the slave DMA transfer remaining bytes.

SDK API Reference Manual v2.0.0

# **SPI DMA Driver**

# 18.4.2 Data Structure Documentation

# 18.4.2.1 struct spi\_dma\_handle

### **Data Fields**

- volatile bool txInProgress Send transfer finished.
- volatile bool rxInProgress

Receive transfer finished.

- dma\_handle\_t \* txHandle
  - DMA handler for SPI send.
- dma\_handle\_t \* rxHandle

DMA handler for SPI receive.

- uint8\_t bytesPerFrame
  - Bytes in a frame for SPI tranfer.
- spi\_dma\_callback\_t callback

Callback for SPI DMA transfer.

- void \* userData
  - User Data for SPI DMA callback.
- uint32\_t state
  - Internal state of SPI DMA transfer.
- size\_t transferSize

Bytes need to be transfer.

# 18.4.3 Typedef Documentation

18.4.3.1 typedef void(\* spi\_dma\_callback\_t)(SPI\_Type \*base, spi\_dma\_handle\_t \*handle, status t status, void \*userData)

# 18.4.4 Function Documentation

18.4.4.1 status\_t SPI\_MasterTransferCreateHandleDMA ( SPI\_Type \* base, spi\_dma\_handle\_t \* handle, spi\_dma\_callback\_t callback, void \* userData, dma handle t \* txHandle. dma handle t \* rxHandle )

This function initializes the SPI master DMA handle which can be used for other SPI master transactional APIs. Usually, for a specified SPI instance, user need only call this API once to get the initialized handle.

Parameters

| base     | SPI peripheral base address.                                                      |  |
|----------|-----------------------------------------------------------------------------------|--|
| handle   | SPI handle pointer.                                                               |  |
| callback | User callback function called at the end of a transfer.                           |  |
| userData | User data for callback.                                                           |  |
| txHandle | dle DMA handle pointer for SPI Tx, the handle shall be static allocated by users. |  |
| rxHandle | DMA handle pointer for SPI Rx, the handle shall be static allocated by users.     |  |

# 18.4.4.2 status\_t SPI\_MasterTransferDMA ( SPI\_Type \* base, spi\_dma\_handle\_t \* handle, spi\_transfer\_t \* xfer )

#### Note

This interface returned immediately after transfer initiates, users should call SPI\_GetTransferStatus to poll the transfer status to check whether SPI transfer finished.

### **Parameters**

| base   | SPI peripheral base address.       |
|--------|------------------------------------|
| handle | SPI DMA handle pointer.            |
| xfer   | Pointer to dma transfer structure. |

# Return values

| kStatus_Success         | Successfully start a transfer.                |
|-------------------------|-----------------------------------------------|
| kStatus_InvalidArgument | Input argument is invalid.                    |
| kStatus_SPI_Busy        | SPI is not idle, is running another transfer. |

# 18.4.4.3 static status\_t SPI\_SlaveTransferCreateHandleDMA ( SPI\_Type \* base, spi\_dma\_handle\_t \* handle, spi\_dma\_callback\_t callback, void \* userData, dma\_handle\_t \* txHandle, dma\_handle\_t \* rxHandle ) [inline], [static]

This function initializes the SPI slave DMA handle which can be used for other SPI master transactional APIs. Usually, for a specified SPI instance, user need only call this API once to get the initialized handle.

| Parameters |
|------------|
|------------|

# **SPI DMA Driver**

| base     | SPI peripheral base address.                                                      |  |
|----------|-----------------------------------------------------------------------------------|--|
| handle   | SPI handle pointer.                                                               |  |
| callback | User callback function called at the end of a transfer.                           |  |
| userData | User data for callback.                                                           |  |
| txHandle | dle DMA handle pointer for SPI Tx, the handle shall be static allocated by users. |  |
| rxHandle | DMA handle pointer for SPI Rx, the handle shall be static allocated by users.     |  |

# 18.4.4.4 static status\_t SPI\_SlaveTransferDMA ( SPI\_Type \* base, spi\_dma\_handle\_t \* handle, spi\_transfer\_t \* xfer ) [inline], [static]

# Note

This interface returned immediately after transfer initiates, users should call SPI\_GetTransferStatus to poll the transfer status to check whether SPI transfer finished.

# **Parameters**

| base   | SPI peripheral base address.       |
|--------|------------------------------------|
| handle | SPI DMA handle pointer.            |
| xfer   | Pointer to dma transfer structure. |

# Return values

| kStatus_Success         | Successfully start a transfer.                |
|-------------------------|-----------------------------------------------|
| kStatus_InvalidArgument | Input argument is invalid.                    |
| kStatus_SPI_Busy        | SPI is not idle, is running another transfer. |

# 18.4.4.5 void SPI\_MasterTransferAbortDMA ( SPI\_Type \* base, spi\_dma\_handle\_t \* handle )

### Parameters

| base | SPI peripheral base address. |
|------|------------------------------|
|------|------------------------------|

| handle | SPI DMA handle pointer. |
|--------|-------------------------|
|--------|-------------------------|

# 18.4.4.6 status\_t SPI\_MasterTransferGetCountDMA ( SPI\_Type \* base, spi\_dma\_handle\_t \* handle, size\_t \* count )

This function gets the master DMA transfer remaining bytes.

### **Parameters**

| base   | SPI peripheral base address.                                                 |
|--------|------------------------------------------------------------------------------|
| handle | A pointer to the spi_dma_handle_t structure which stores the transfer state. |
| count  | A number of bytes transferred by the non-blocking transaction.               |

### Returns

status of status\_t.

# 18.4.4.7 static void SPI\_SlaveTransferAbortDMA ( SPI\_Type \* base, spi\_dma\_handle\_t \* handle ) [inline], [static]

# **Parameters**

| base   | SPI peripheral base address. |
|--------|------------------------------|
| handle | SPI DMA handle pointer.      |

# 18.4.4.8 static status\_t SPI\_SlaveTransferGetCountDMA ( SPI\_Type \* base, spi\_dma\_handle\_t \* handle, size\_t \* count ) [inline], [static]

This function gets the slave DMA transfer remaining bytes.

# Parameters

| base   | SPI peripheral base address.                                                 |
|--------|------------------------------------------------------------------------------|
| handle | A pointer to the spi_dma_handle_t structure which stores the transfer state. |

# **SPI DMA Driver**

count A number of bytes transferred by the non-blocking transaction.

# Returns

status of status\_t.

# 18.5 SPI FreeRTOS driver

# 18.5.1 Overview

This section describes the programming interface of the SPI FreeRTOS driver.

### **Files**

• file fsl\_spi\_freertos.h

# **Data Structures**

• struct spi\_rtos\_handle\_t SPI FreeRTOS handle. More...

# **SPI RTOS Operation**

- status\_t SPI\_RTOS\_Init (spi\_rtos\_handle\_t \*handle, SPI\_Type \*base, const spi\_master\_config\_t \*masterConfig, uint32\_t srcClock\_Hz)
  - Initializes SPI.
- status\_t SPI\_RTOS\_Deinit (spi\_rtos\_handle\_t \*handle)

Deinitializes the SPI.

• status\_t SPI\_RTOS\_Transfer (spi\_rtos\_handle\_t \*handle, spi\_transfer\_t \*transfer)

Performs SPI transfer.

# 18.5.2 Data Structure Documentation

# 18.5.2.1 struct spi\_rtos\_handle\_t

# **Data Fields**

• SPI\_Type \* base

SPI base address.

• spi\_master\_handle\_t drv\_handle

Handle of the underlying driver, treated as opaque by the RTOS layer.

• SemaphoreHandle t mutex

Mutex to lock the handle during a trasfer.

• SemaphoreHandle\_t event

Semaphore to notify and unblock task when transfer ends.

# **SPI FreeRTOS driver**

# 18.5.3 Function Documentation

18.5.3.1 status\_t SPI\_RTOS\_Init ( spi\_rtos\_handle\_t \* handle, SPI\_Type \* base, const spi\_master\_config\_t \* masterConfig, uint32\_t srcClock\_Hz )

This function initializes the SPI module and related RTOS context.

285

### **Parameters**

| handle       | The RTOS SPI handle, the pointer to an allocated space for RTOS context. |
|--------------|--------------------------------------------------------------------------|
| base         | The pointer base address of the SPI instance to initialize.              |
| masterConfig | Configuration structure to set-up SPI in master mode.                    |
| srcClock_Hz  | Frequency of input clock of the SPI module.                              |

# Returns

status of the operation.

# 18.5.3.2 status\_t SPI\_RTOS\_Deinit ( spi\_rtos\_handle\_t \* handle )

This function deinitializes the SPI module and related RTOS context.

# **Parameters**

| handle | The RTOS SPI handle. |
|--------|----------------------|
|        |                      |

# 18.5.3.3 status\_t SPI\_RTOS\_Transfer ( $spi_rtos_handle_t * handle, spi_transfer_t * transfer$ )

This function performs an SPI transfer according to data given in the transfer structure.

# **Parameters**

| handle   | The RTOS SPI handle.                          |
|----------|-----------------------------------------------|
| transfer | Structure specifying the transfer parameters. |

# Returns

status of the operation.

**SPI FreeRTOS driver** 

# Chapter 19 USART: Universal Asynchronous Receiver/Transmitter Driver

# 19.1 Overview

The SDK provides a peripheral UART driver for the Universal Synchronous Receiver/Transmitter (USA-RT) module of LPC devices. Driver does not support synchronous mode!

The USART driver includes two parts: functional APIs and transactional APIs.

Functional APIs are used for USART initialization/configuration/operation for optimization/customization purpose. Using the functional API requires the knowledge of the USART peripheral and know how to organize functional APIs to meet the application requirements. All functional API use the peripheral base address as the first parameter. USART functional operation groups provide the functional APIs set.

Transactional APIs can be used to enable the peripheral quickly and in the application if the code size and performance of transactional APIs can satisfy the requirements. If the code size and performance are critical requirements, see the transactional API implementation and write custom code. All transactional APIs use the usart\_handle\_t as the second parameter. Initialize the handle by calling the USART\_Transfer-CreateHandle() API.

Transactional APIs support asynchronous transfer, which means that the functions USART\_TransferSend-NonBlocking() and USART\_TransferReceiveNonBlocking() set up an interrupt for data transfer. When the transfer completes, the upper layer is notified through a callback function with the kStatus\_USART\_TxIdle and kStatus\_USART\_RxIdle.

Transactional receive APIs support the ring buffer. Prepare the memory for the ring buffer and pass in the start address and size while calling the USART\_TransferCreateHandle(). If passing NULL, the ring buffer feature is disabled. When the ring buffer is enabled, the received data is saved to the ring buffer in the background. The USART\_TransferReceiveNonBlocking() function first gets data from the ring buffer. If the ring buffer does not have enough data, the function first returns the data in the ring buffer and then saves the received data to user memory. When all data is received, the upper layer is informed through a callback with the kStatus\_USART\_RxIdle.

If the receive ring buffer is full, the upper layer is informed through a callback with the kStatus\_USAR-T\_RxRingBufferOverrun. In the callback function, the upper layer reads data out from the ring buffer. If not, the oldest data is overwritten by the new data.

The ring buffer size is specified when creating the handle. Note that one byte is reserved for the ring buffer maintenance. When creating handle using the following code:

USART\_TransferCreateHandle(USART0, &handle, USART\_UserCallback, NULL);

In this example, the buffer size is 32, but only 31 bytes are used for saving data.

SDK API Reference Manual v2.0.0

# Typical use case

# 19.2 Typical use case

# 19.2.1 USART Send/receive using a polling method

```
uint8_t ch;
USART_GetDefaultConfig(&user_config);
user_config.baudRate_Bps = 115200U;
user_config.enableTx = true;
user_config.enableRx = true;

USART_Init(USART1, &user_config, 120000000U);
while(1)
{
    USART_ReadBlocking(USART1, &ch, 1);
    USART_WriteBlocking(USART1, &ch, 1);
}
```

# 19.2.2 USART Send/receive using an interrupt method

```
usart_handle_t g_usartHandle;
usart_config_t user_config;
usart_transfer_t sendXfer;
usart_transfer_t receiveXfer;
volatile bool txFinished;
volatile bool rxFinished;
uint8_t sendData[] = ['H', 'e', 'l', 'l', 'o'];
uint8_t receiveData[32];
void USART_UserCallback(usart_handle_t *handle, status_t status, void *userData)
   userData = userData;
    if (kStatus_USART_TxIdle == status)
        txFinished = true;
    if (kStatus_USART_RxIdle == status)
        rxFinished = true;
void main (void)
    //...
   USART_GetDefaultConfig(&user_config);
   user_config.baudRate_Bps = 115200U;
   user_config.enableTx = true;
   user_config.enableRx = true;
   USART_Init(USART1, &user_config, 120000000U);
   USART_TransferCreateHandle (USART1, &g_usartHandle, USART_UserCallback, NULL);
    // Prepare to send.
    sendXfer.data = sendData
    sendXfer.dataSize = sizeof(sendData);
    txFinished = false;
    // Send out.
    USART_TransferSendNonBlocking(USART1, &g_usartHandle, &sendXfer);
```

SDK API Reference Manual v2.0.0

```
// Wait send finished.
while (!txFinished)
{
}

// Prepare to receive.
receiveXfer.data = receiveData;
receiveXfer.dataSize = sizeof(receiveData);
rxFinished = false;

// Receive.
USART_TransferReceiveNonBlocking(USART1, &g_usartHandle, &receiveXfer, NULL);

// Wait receive finished.
while (!rxFinished)
{
}

// ...
}
```

# 19.2.3 USART Receive using the ringbuffer feature

```
#define RING_BUFFER_SIZE 64
#define RX_DATA_SIZE
usart_handle_t g_usartHandle;
usart_config_t user_config;
usart_transfer_t sendXfer;
usart_transfer_t receiveXfer;
volatile bool txFinished;
volatile bool rxFinished;
uint8_t receiveData[RX_DATA_SIZE];
uint8_t ringBuffer[RING_BUFFER_SIZE];
void USART_UserCallback(usart_handle_t *handle, status_t status, void *userData)
    userData = userData;
    if (kStatus_USART_RxIdle == status)
        rxFinished = true;
void main (void)
    size_t bytesRead;
    USART_GetDefaultConfig(&user_config);
    user_config.baudRate_Bps = 115200U;
    user_config.enableTx = true;
    user_config.enableRx = true;
    USART_Init(USART1, &user_config, 120000000U);
    USART_TransferCreateHandle(USART1, &g_usartHandle, USART_UserCallback, NULL);
    USART_TransferStartRingBuffer(USART1, &g_usartHandle, ringBuffer,
      RING BUFFER SIZE);
    \ensuremath{//} Now the RX is working in background, receive in to ring buffer.
    // Prepare to receive.
    receiveXfer.data = receiveData;
    receiveXfer.dataSize = sizeof(receiveData);
```

SDK API Reference Manual v2.0.0

# Typical use case

```
rxFinished = false;

// Receive.
USART_TransferReceiveNonBlocking(USART1, &g_usartHandle, &receiveXfer);

if (bytesRead = RX_DATA_SIZE) /* Have read enough data. */
{
    ;
}
else
{
    if (bytesRead) /* Received some data, process first. */
    {
        ;
}

    // Wait receive finished.
    while (!rxFinished)
    {
    }
}

// ...
```

# 19.2.4 USART Send/Receive using the DMA method

```
usart_handle_t g_usartHandle;
dma_handle_t g_usartTxDmaHandle;
dma_handle_t g_usartRxDmaHandle;
usart_config_t user_config;
usart_transfer_t sendXfer;
usart_transfer_t receiveXfer;
volatile bool txFinished;
volatile bool rxFinished;
uint8_t sendData[] = ['H', 'e', 'l', 'l', 'o'];
uint8_t receiveData[32];
void USART_UserCallback(usart_handle_t *handle, status_t status, void *userData)
{
    userData = userData;
    if (kStatus_USART_TxIdle == status)
        txFinished = true;
    }
    if (kStatus_USART_RxIdle == status)
        rxFinished = true;
}
void main (void)
    USART_GetDefaultConfig(&user_config);
    user_config.baudRate_Bps = 115200U;
    user_config.enableTx = true;
    user_config.enableRx = true;
    USART_Init (USART1, &user_config, 120000000U);
    // Set up the DMA
```

SDK API Reference Manual v2.0.0

```
DMA_Init(DMA0);
DMA_EnableChannel(DMA0, USART_TX_DMA_CHANNEL);
DMA_EnableChannel(DMA0, USART_RX_DMA_CHANNEL);
DMA_CreateHandle(&g_usartTxDmaHandle, DMA0, USART_TX_DMA_CHANNEL);
DMA_CreateHandle(&g_usartRxDmaHandle, DMA0, USART_RX_DMA_CHANNEL);
USART_TransferCreateHandleDMA(USART1, &g_usartHandle, USART_UserCallback,
 NULL, &g_usartTxDmaHandle, &g_usartRxDmaHandle);
// Prepare to send.
sendXfer.data = sendData
sendXfer.dataSize = sizeof(sendData);
txFinished = false;
USART_TransferSendDMA(USART1, &g_usartHandle, &sendXfer);
// Wait send finished.
while (!txFinished)
{
// Prepare to receive.
receiveXfer.data = receiveData;
receiveXfer.dataSize = sizeof(receiveData);
rxFinished = false;
// Receive.
USART_TransferReceiveDMA(USART1, &g_usartHandle, &receiveXfer);
// Wait receive finished.
while (!rxFinished)
}
// ...
```

# **Modules**

- USART DMA Driver
- USART Driver
- USART FreeRTOS Driver

# **USART Driver**

# 19.3 USART Driver

# 19.3.1 Overview

# **Data Structures**

```
    struct usart_config_t
        USART configuration structure. More...
    struct usart_transfer_t
        USART transfer structure. More...
    struct usart_handle_t
        USART handle structure. More...
```

# **Typedefs**

typedef void(\* usart\_transfer\_callback\_t )(USART\_Type \*base, usart\_handle\_t \*handle, status\_t status, void \*userData)
 USART transfer callback function.

# **Enumerations**

```
enum usart status {
 kStatus_USART_TxBusy = MAKE_STATUS(kStatusGroup_LPC_USART, 0),
 kStatus_USART_RxBusy = MAKE_STATUS(kStatusGroup_LPC_USART, 1),
 kStatus_USART_TxIdle = MAKE_STATUS(kStatusGroup_LPC_USART, 2),
 kStatus_USART_RxIdle = MAKE_STATUS(kStatusGroup_LPC_USART, 3),
 kStatus_USART_TxError = MAKE_STATUS(kStatusGroup_LPC_USART, 7),
 kStatus USART RxError = MAKE STATUS(kStatusGroup LPC USART, 9),
 kStatus USART RxRingBufferOverrun = MAKE STATUS(kStatusGroup LPC USART, 8),
 kStatus_USART_NoiseError = MAKE_STATUS(kStatusGroup_LPC_USART, 10),
 kStatus_USART_FramingError = MAKE_STATUS(kStatusGroup_LPC_USART, 11),
 kStatus USART ParityError = MAKE STATUS(kStatusGroup LPC USART, 12),
 kStatus USART BaudrateNotSupport }
    Error codes for the USART driver.
enum usart_parity_mode_t {
 kUSART_ParityDisabled = 0x0U,
 kUSART_ParityEven = 0x2U,
 kUSART ParityOdd = 0x3U }
    USART parity mode.
enum usart_stop_bit_count_t {
 kUSART_OneStopBit = 0U,
 kUSART_TwoStopBit = 1U }
    USART stop bit count.
enum usart_data_len_t {
 kUSART_7BitsPerChar = 0U,
```

```
kUSART_8BitsPerChar = 1U }
    USART data size.
enum usart_txfifo_watermark_t {
 kUSART_TxFifo0 = 0,
 kUSART_TxFifo1 = 1,
 kUSART_TxFifo2 = 2,
 kUSART_TxFifo3 = 3,
 kUSART_TxFifo4 = 4,
 kUSART_TxFifo5 = 5,
 kUSART TxFifo6 = 6,
 kUSART_TxFifo7 = 7 }
    txFIFO watermark values
enum usart_rxfifo_watermark_t {
 kUSART RxFifo1 = 0,
 kUSART_RxFifo2 = 1,
 kUSART RxFifo3 = 2,
 kUSART_RxFifo4 = 3,
 kUSART RxFifo5 = 4,
 kUSART_RxFifo6 = 5,
 kUSART_RxFifo7 = 6,
 kUSART RxFifo8 = 7 }
    rxFIFO watermark values
enum _usart_interrupt_enable
    USART interrupt configuration structure, default settings all disabled.
enum _usart_flags {
 kUSART_TxError = (USART_FIFOSTAT_TXERR_MASK),
 kUSART_RxError = (USART_FIFOSTAT_RXERR_MASK),
 kUSART_TxFifoEmptyFlag = (USART_FIFOSTAT_TXEMPTY_MASK),
 kUSART_TxFifoNotFullFlag = (USART_FIFOSTAT_TXNOTFULL_MASK),
 kUSART_RxFifoNotEmptyFlag = (USART_FIFOSTAT_RXNOTEMPTY_MASK),
 kUSART RxFifoFullFlag = (USART FIFOSTAT RXFULL MASK) }
    USART status flags.
```

#### **Functions**

• uint32\_t USART\_GetInstance (USART\_Type \*base) Returns instance number for USART peripheral base address.

#### **Driver version**

• #define FSL\_USART\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) USART driver version 2.0.0.

#### Initialization and deinitialization

- status\_t USART\_Init (USART\_Type \*base, const usart\_config\_t \*config, uint32\_t srcClock\_Hz)

  Initializes a USART instance with user configuration structure and peripheral clock.
- void **USART\_Deinit** (**USART\_Type** \*base)

Deinitializes a USART instance.

• void USART GetDefaultConfig (usart config t \*config)

Gets the default configuration structure.

• status\_t USART\_SetBaudRate (USART\_Type \*base, uint32\_t baudrate\_Bps, uint32\_t srcClock\_-Hz)

Sets the USART instance band rate.

### **Status**

- static uint32\_t USART\_GetStatusFlags (USART\_Type \*base) Get USART status flags.
- static void USART\_ClearStatusFlags (USART\_Type \*base, uint32\_t mask) Clear USART status flags.

### Interrupts

- static void USART\_EnableInterrupts (USART\_Type \*base, uint32\_t mask) Enables USART interrupts according to the provided mask.
- static void USART\_DisableInterrupts (USART\_Type \*base, uint32\_t mask)

  Disables USART interrupts according to a provided mask.
- static void USART\_EnableTxDMA (USART\_Type \*base, bool enable) Enable DMA for Tx.
- static void USART\_EnableRxDMA (USART\_Type \*base, bool enable) Enable DMA for Rx.

# **Bus Operations**

- static void USART\_WriteByte (USART\_Type \*base, uint8\_t data) Writes to the FIFOWR register.
- static uint8\_t USART\_ReadByte (USART\_Type \*base)

Reads the FIFORD register directly.

- void USART\_WriteBlocking (USART\_Type \*base, const uint8\_t \*data, size\_t length)
  - Writes to the TX register using a blocking method.
- status\_t USART\_ReadBlocking (USART\_Type \*base, uint8\_t \*data, size\_t length)

  Read RX data register using a blocking method.

#### **Transactional**

• status\_t USART\_TransferCreateHandle (USART\_Type \*base, usart\_handle\_t \*handle, usart\_transfer\_callback\_t callback, void \*userData)

Initializes the USART handle.

status\_t USART\_TransferSendNonBlocking (USART\_Type \*base, usart\_handle\_t \*handle, usart\_transfer\_t \*xfer)

*Transmits a buffer of data using the interrupt method.* 

• void USART\_TransferStartRingBuffer (USART\_Type \*base, usart\_handle\_t \*handle, uint8\_t \*ringBuffer, size\_t ringBufferSize)

Sets up the RX ring buffer.

• void USART\_TransferStopRingBuffer (USART\_Type \*base, usart\_handle\_t \*handle)

Aborts the background transfer and uninstalls the ring buffer.

• void USART\_TransferAbortSend (USART\_Type \*base, usart\_handle\_t \*handle)

Aborts the interrupt-driven data transmit.

• status\_t USART\_TransferGetSendCount (USART\_Type \*base, usart\_handle\_t \*handle, uint32\_t \*count)

Get the number of bytes that have been written to USART TX register.

• status\_t USART\_TransferReceiveNonBlocking (USART\_Type \*base, usart\_handle\_t \*handle, usart\_transfer\_t \*xfer, size\_t \*receivedBytes)

Receives a buffer of data using an interrupt method.

• void USART\_TransferAbortReceive (USART\_Type \*base, usart\_handle\_t \*handle)

Aborts the interrupt-driven data receiving.

• status\_t USART\_TransferGetReceiveCount (USART\_Type \*base, usart\_handle\_t \*handle, uint32-\_t \*count)

Get the number of bytes that have been received.

• void USART\_TransferHandleIRQ (USART\_Type \*base, usart\_handle\_t \*handle) USART IRQ handle function.

### 19.3.2 Data Structure Documentation

### 19.3.2.1 struct usart config t

#### **Data Fields**

uint32\_t baudRate\_Bps

USART baud rate.

• usart\_parity\_mode\_t parityMode

Parity mode, disabled (default), even, odd.

usart\_stop\_bit\_count\_t stopBitCount

Number of stop bits, 1 stop bit (default) or 2 stop bits.

usart\_data\_len\_t bitCountPerChar

Data length - 7 bit, 8 bit.

bool loopback

Enable peripheral loopback.

bool enableRx

Enable RX.

bool enableTx

Enable TX.

• usart txfifo watermark t txWatermark

txFIFO watermark

usart\_rxfifo\_watermark\_t rxWatermark

rxFIFO watermark

#### SDK API Reference Manual v2.0.0

### 19.3.2.2 struct usart\_transfer\_t

#### **Data Fields**

• uint8 t \* data

The buffer of data to be transfer.

• size\_t dataSize

The byte count to be transfer.

#### 19.3.2.2.0.30 Field Documentation

19.3.2.2.0.30.1 uint8 t\* usart transfer t::data

19.3.2.2.0.30.2 size t usart transfer t::dataSize

### 19.3.2.3 struct usart handle

## **Data Fields**

• uint8 t \*volatile txData

Address of remaining data to send.

• volatile size t txDataSize

Size of the remaining data to send.

• size t txDataSizeAll

Size of the data to send out.

• uint8 t \*volatile rxData

Address of remaining data to receive.

• volatile size t rxDataSize

Size of the remaining data to receive.

• size t rxDataSizeAll

Size of the data to receive.

• uint8\_t \* rxRingBuffer

Start address of the receiver ring buffer.

size\_t rxRingBufferSize

*Size of the ring buffer.* 

• volatile uint16\_t rxRingBufferHead

*Index for the driver to store received data into ring buffer.* 

• volatile uint16\_t rxRingBufferTail

*Index for the user to get data from the ring buffer.* 

usart\_transfer\_callback\_t callback

Callback function.

void \* userĎata

USART callback function parameter.

volatile uint8\_t txState

TX transfer state.

• volatile uint8 t rxState

RX transfer state.

usart\_txfifo\_watermark\_t txWatermark

txFIFO watermark

usart\_rxfifo\_watermark\_t rxWatermark

rxFIFO watermark

```
19.3.2.3.0.31 Field Documentation
 19.3.2.3.0.31.1 uint8_t* volatile usart_handle_t::txData
 19.3.2.3.0.31.2 volatile size_t usart_handle_t::txDataSize
 19.3.2.3.0.31.3 size_t usart_handle_t::txDataSizeAll
 19.3.2.3.0.31.4 uint8 t* volatile usart handle t::rxData
 19.3.2.3.0.31.5 volatile size t usart handle t::rxDataSize
 19.3.2.3.0.31.6 size t usart handle t::rxDataSizeAll
 19.3.2.3.0.31.7 uint8_t* usart_handle_t::rxRingBuffer
 19.3.2.3.0.31.8 size t usart handle t::rxRingBufferSize
 19.3.2.3.0.31.9 volatile uint16 t usart handle t::rxRingBufferHead
 19.3.2.3.0.31.10 volatile uint16_t usart_handle_t::rxRingBufferTail
 19.3.2.3.0.31.11 usart_transfer_callback_t usart_handle_t::callback_
 19.3.2.3.0.31.12 void* usart_handle_t::userData
 19.3.2.3.0.31.13 volatile uint8 t usart handle t::txState
 19.3.3 Macro Definition Documentation
 19.3.3.1 #define FSL USART DRIVER VERSION (MAKE VERSION(2, 0, 0))
 19.3.4 Typedef Documentation
 19.3.4.1
          typedef void(* usart transfer callback t)(USART Type *base, usart handle t
           *handle, status_t status, void *userData)
 19.3.5 Enumeration Type Documentation
 19.3.5.1 enum usart status
Enumerator
    kStatus_USART_TxBusy Transmitter is busy.
    kStatus_USART_RxBusy Receiver is busy.
    kStatus USART TxIdle USART transmitter is idle.
```

SDK API Reference Manual v2.0.0

NXP Semiconductors 297

**kStatus\_USART\_RxIdle** USART receiver is idle. **kStatus\_USART\_TxError** Error happens on txFIFO.

```
kStatus_USART_RxError Error happens on rxFIFO.
```

kStatus\_USART\_RxRingBufferOverrun Error happens on rx ring buffer.

kStatus\_USART\_NoiseError USART noise error.

kStatus\_USART\_FramingError USART framing error.

kStatus\_USART\_ParityError USART parity error.

kStatus\_USART\_BaudrateNotSupport Baudrate is not support in current clock source.

### 19.3.5.2 enum usart\_parity\_mode\_t

#### Enumerator

```
kUSART_ParityDisabled Parity disabled.
kUSART_ParityEven Parity enabled, type even, bit setting: PE|PT = 10.
kUSART ParityOdd Parity enabled, type odd, bit setting: PE|PT = 11.
```

### 19.3.5.3 enum usart\_stop\_bit\_count\_t

#### Enumerator

```
kUSART_OneStopBit One stop bit.kUSART_TwoStopBit Two stop bits.
```

### 19.3.5.4 enum usart data len t

#### Enumerator

```
kUSART_7BitsPerChar Seven bit mode.kUSART_8BitsPerChar Eight bit mode.
```

### 19.3.5.5 enum usart\_txfifo\_watermark\_t

#### Enumerator

```
    kUSART_TxFifo0 USART tx watermark is empty.
    kUSART_TxFifo1 USART tx watermark at 1 item.
    kUSART_TxFifo2 USART tx watermark at 2 items.
    kUSART_TxFifo3 USART tx watermark at 3 items.
    kUSART_TxFifo4 USART tx watermark at 4 items.
    kUSART_TxFifo5 USART tx watermark at 5 items.
    kUSART_TxFifo6 USART tx watermark at 6 items.
    kUSART_TxFifo7 USART tx watermark at 7 items.
```

#### SDK API Reference Manual v2.0.0

### 19.3.5.6 enum usart\_rxfifo\_watermark\_t

#### Enumerator

```
    kUSART_RxFifo1 USART rx watermark at 1 item.
    kUSART_RxFifo2 USART rx watermark at 2 items.
    kUSART_RxFifo3 USART rx watermark at 3 items.
    kUSART_RxFifo4 USART rx watermark at 4 items.
    kUSART_RxFifo5 USART rx watermark at 5 items.
    kUSART_RxFifo6 USART rx watermark at 6 items.
    kUSART_RxFifo7 USART rx watermark at 7 items.
    kUSART RxFifo8 USART rx watermark at 8 items.
```

### 19.3.5.7 enum usart flags

This provides constants for the USART status flags for use in the USART functions.

#### Enumerator

```
kUSART_TxError TEERR bit, sets if TX buffer is error.
kUSART_RxError RXERR bit, sets if RX buffer is error.
kUSART_TxFifoEmptyFlag TXEMPTY bit, sets if TX buffer is empty.
kUSART_TxFifoNotFullFlag TXNOTFULL bit, sets if TX buffer is not full.
kUSART_RxFifoNotEmptyFlag RXNOEMPTY bit, sets if RX buffer is not empty.
kUSART RxFifoFullFlag RXFULL bit, sets if RX buffer is full.
```

#### 19.3.6 Function Documentation

```
19.3.6.1 uint32_t USART_GetInstance ( USART_Type * base )
```

```
19.3.6.2 status_t USART_Init ( USART_Type * base, const usart_config_t * config, uint32 t srcClock Hz )
```

This function configures the USART module with the user-defined settings. The user can configure the configuration structure and also get the default configuration by using the USART\_GetDefaultConfig() function. Example below shows how to use this API to configure USART.

```
* usart_config_t usartConfig;
* usartConfig.baudRate_Bps = 115200U;
* usartConfig.parityMode = kUSART_ParityDisabled;
* usartConfig.stopBitCount = kUSART_OneStopBit;
* USART_Init(USART1, &usartConfig, 20000000U);
```

#### **Parameters**

| base        | USART peripheral base address.                   |
|-------------|--------------------------------------------------|
| config      | Pointer to user-defined configuration structure. |
| srcClock_Hz | USART clock source frequency in HZ.              |

#### Return values

| kStatus_USART<br>BaudrateNotSupport | Baudrate is not support in current clock source. |
|-------------------------------------|--------------------------------------------------|
| kStatus_InvalidArgument             | USART base address is not valid                  |
| kStatus_Success                     | Status USART initialize succeed                  |

## 19.3.6.3 void USART\_Deinit ( USART\_Type \* base )

This function waits for TX complete, disables TX and RX, and disables the USART clock.

#### **Parameters**

|--|

## 19.3.6.4 void USART\_GetDefaultConfig ( usart\_config\_t \* config )

This function initializes the USART configuration structure to a default value. The default values are: usartConfig->baudRate\_Bps = 115200U; usartConfig->parityMode = kUSART\_ParityDisabled; usartConfig->stopBitCount = kUSART\_OneStopBit; usartConfig->bitCountPerChar = kUSART\_8BitsPerChar; usartConfig->loopback = false; usartConfig->enableTx = false; usartConfig->enableRx = false;

#### Parameters

| config | Pointer to configuration structure. |
|--------|-------------------------------------|

# 19.3.6.5 status\_t USART\_SetBaudRate ( USART\_Type \* base, uint32\_t baudrate\_Bps, uint32\_t srcClock\_Hz )

This function configures the USART module baud rate. This function is used to update the USART module baud rate after the USART module is initialized by the USART\_Init.

\* USART\_SetBaudRate(USART1, 115200U, 20000000U);

#### SDK API Reference Manual v2.0.0

#### **Parameters**

| base         | USART peripheral base address.      |
|--------------|-------------------------------------|
| baudrate_Bps | USART baudrate to be set.           |
| srcClock_Hz  | USART clock source frequency in HZ. |

#### Return values

| kStatus_USART<br>BaudrateNotSupport | Baudrate is not support in current clock source. |
|-------------------------------------|--------------------------------------------------|
| kStatus_Success                     | Set baudrate succeed.                            |
| kStatus_InvalidArgument             | One or more arguments are invalid.               |

## 19.3.6.6 static uint32 t USART GetStatusFlags ( USART Type \* base ) [inline], [static]

This function get all USART status flags, the flags are returned as the logical OR value of the enumerators <u>\_usart\_flags</u>. To check a specific status, compare the return value with enumerators in <u>\_usart\_flags</u>. For example, to check whether the TX is empty:

```
if (kUSART_TxFifoNotFullFlag &
USART_GetStatusFlags(USART1))
{
```

#### **Parameters**

| base | USART peripheral base address. |
|------|--------------------------------|
|------|--------------------------------|

#### Returns

USART status flags which are ORed by the enumerators in the \_usart\_flags.

## static void USART\_ClearStatusFlags ( USART\_Type \* base, uint32\_t mask ) [inline], [static]

This function clear supported USART status flags Flags that can be cleared or set are: kUSART\_TxError kUSART\_RxError For example:

```
USART_ClearStatusFlags(USART1, kUSART_TxError |
kUSART_RxError)
```

SDK API Reference Manual v2.0.0 **NXP Semiconductors** 301

#### **Parameters**

| base | USART peripheral base address. |
|------|--------------------------------|
| mask | status flags to be cleared.    |

# 19.3.6.8 static void USART\_EnableInterrupts ( USART\_Type \* base, uint32\_t mask ) [inline], [static]

This function enables the USART interrupts according to the provided mask. The mask is a logical OR of enumeration members. See <u>\_usart\_interrupt\_enable</u>. For example, to enable TX empty interrupt and RX full interrupt:

```
* USART_EnableInterrupts(USART1, kUSART_TxLevelInterruptEnable |
kUSART_RxLevelInterruptEnable);
```

#### **Parameters**

| base | USART peripheral base address.                                   |
|------|------------------------------------------------------------------|
| mask | The interrupts to enable. Logical OR of _usart_interrupt_enable. |

# 19.3.6.9 static void USART\_DisableInterrupts ( USART\_Type \* base, uint32\_t mask ) [inline], [static]

This function disables the USART interrupts according to a provided mask. The mask is a logical OR of enumeration members. See <u>\_usart\_interrupt\_enable</u>. This example shows how to disable the TX empty interrupt and RX full interrupt:

```
* USART_DisableInterrupts(USART1, kUSART_TxLevelInterruptEnable |
kUSART_RxLevelInterruptEnable);
```

#### **Parameters**

| base | USART peripheral base address.                                    |
|------|-------------------------------------------------------------------|
| mask | The interrupts to disable. Logical OR of _usart_interrupt_enable. |

# 19.3.6.10 static void USART\_WriteByte ( USART\_Type \* base, uint8\_t data ) [inline], [static]

This function writes data to the txFIFO directly. The upper layer must ensure that txFIFO has space for data to write before calling this function.

#### SDK API Reference Manual v2.0.0

#### **Parameters**

| base | USART peripheral base address. |
|------|--------------------------------|
| data | The byte to write.             |

# 19.3.6.11 static uint8\_t USART\_ReadByte ( USART\_Type \* base ) [inline], [static]

This function reads data from the rxFIFO directly. The upper layer must ensure that the rxFIFO is not empty before calling this function.

#### Parameters

| base | USART peripheral base address. |
|------|--------------------------------|
|------|--------------------------------|

#### Returns

The byte read from USART data register.

# 19.3.6.12 void USART\_WriteBlocking ( USART\_Type \* base, const uint8\_t \* data, size\_t length )

This function polls the TX register, waits for the TX register to be empty or for the TX FIFO to have room and writes data to the TX buffer.

#### **Parameters**

| base   | USART peripheral base address.      |
|--------|-------------------------------------|
| data   | Start address of the data to write. |
| length | Size of the data to write.          |

# 19.3.6.13 status\_t USART\_ReadBlocking ( USART\_Type \* base, uint8\_t \* data, size\_t length )

This function polls the RX register, waits for the RX register to be full or for RX FIFO to have data and read data from the TX register.

#### **Parameters**

| base   | USART peripheral base address.                          |
|--------|---------------------------------------------------------|
| data   | Start address of the buffer to store the received data. |
| length | Size of the buffer.                                     |

#### Return values

| kStatus_USART<br>FramingError  | Receiver overrun happened while receiving data. |
|--------------------------------|-------------------------------------------------|
| kStatus_USART_Parity-<br>Error | Noise error happened while receiving data.      |
| kStatus_USART_Noise-<br>Error  | Framing error happened while receiving data.    |
| kStatus_USART_RxError          | Overflow or underflow rxFIFO happened.          |
| kStatus_Success                | Successfully received all data.                 |

# 19.3.6.14 status\_t USART\_TransferCreateHandle ( USART\_Type \* base, usart\_handle\_t \* handle, usart\_transfer\_callback\_t callback, void \* userData )

This function initializes the USART handle which can be used for other USART transactional APIs. Usually, for a specified USART instance, call this API once to get the initialized handle.

#### **Parameters**

| base     | USART peripheral base address.          |  |
|----------|-----------------------------------------|--|
| handle   | USART handle pointer.                   |  |
| callback | The callback function.                  |  |
| userData | The parameter of the callback function. |  |

# 19.3.6.15 status\_t USART\_TransferSendNonBlocking ( USART\_Type \* base, usart\_handle\_t \* handle, usart\_transfer\_t \* xfer )

This function sends data using an interrupt method. This is a non-blocking function, which returns directly without waiting for all data to be written to the TX register. When all data is written to the TX register in the IRQ handler, the USART driver calls the callback function and passes the kStatus\_USART\_TxIdle as status parameter.

304

#### Note

The kStatus\_USART\_TxIdle is passed to the upper layer when all data is written to the TX register. However it does not ensure that all data are sent out. Before disabling the TX, check the kUSART\_TransmissionCompleteFlag to ensure that the TX is finished.

#### **Parameters**

| base   | USART peripheral base address.                  |
|--------|-------------------------------------------------|
| handle | USART handle pointer.                           |
| xfer   | USART transfer structure. See usart_transfer_t. |

#### Return values

| kStatus_Success         | Successfully start the data transmission.                                     |
|-------------------------|-------------------------------------------------------------------------------|
| kStatus_USART_TxBusy    | Previous transmission still not finished, data not all written to TX register |
|                         | yet.                                                                          |
| kStatus_InvalidArgument | Invalid argument.                                                             |

# 19.3.6.16 void USART\_TransferStartRingBuffer ( USART\_Type \* base, usart\_handle\_t \* handle, uint8\_t \* ringBuffer, size\_t ringBufferSize )

This function sets up the RX ring buffer to a specific USART handle.

When the RX ring buffer is used, data received are stored into the ring buffer even when the user doesn't call the USART\_TransferReceiveNonBlocking() API. If there is already data received in the ring buffer, the user can get the received data from the ring buffer directly.

#### Note

When using the RX ring buffer, one byte is reserved for internal use. In other words, if ring-BufferSize is 32, then only 31 bytes are used for saving data.

#### **Parameters**

| base   | USART peripheral base address. |
|--------|--------------------------------|
| handle | USART handle pointer.          |

| ringBuffer     | Start address of the ring buffer for background receiving. Pass NULL to disable the ring buffer. |
|----------------|--------------------------------------------------------------------------------------------------|
| ringBufferSize | size of the ring buffer.                                                                         |

# 19.3.6.17 void USART\_TransferStopRingBuffer ( USART\_Type \* base, usart\_handle\_t \* handle )

This function aborts the background transfer and uninstalls the ring buffer.

#### **Parameters**

| base   | USART peripheral base address. |
|--------|--------------------------------|
| handle | USART handle pointer.          |

# 19.3.6.18 void USART\_TransferAbortSend ( USART\_Type \* base, usart\_handle\_t \* handle )

This function aborts the interrupt driven data sending. The user can get the remainBtyes to find out how many bytes are still not sent out.

#### **Parameters**

| base   | USART peripheral base address. |
|--------|--------------------------------|
| handle | USART handle pointer.          |

# 19.3.6.19 status\_t USART\_TransferGetSendCount ( USART\_Type \* base, usart\_handle\_t \* handle, uint32\_t \* count )

This function gets the number of bytes that have been written to USART TX register by interrupt method.

## Parameters

| base   | USART peripheral base address. |  |
|--------|--------------------------------|--|
| handle | USART handle pointer.          |  |
| count  | Send bytes count.              |  |

#### Return values

| kStatus_NoTransferIn-<br>Progress | No send in progress.                          |
|-----------------------------------|-----------------------------------------------|
| kStatus_InvalidArgument           | Parameter is invalid.                         |
| kStatus_Success                   | Get successfully through the parameter count; |

# 19.3.6.20 status\_t USART\_TransferReceiveNonBlocking ( USART\_Type \* base, usart\_handle\_t \* handle, usart\_transfer\_t \* xfer, size\_t \* receivedBytes )

This function receives data using an interrupt method. This is a non-blocking function, which returns without waiting for all data to be received. If the RX ring buffer is used and not empty, the data in the ring buffer is copied and the parameter receivedBytes shows how many bytes are copied from the ring buffer. After copying, if the data in the ring buffer is not enough to read, the receive request is saved by the USART driver. When the new data arrives, the receive request is serviced first. When all data is received, the USART driver notifies the upper layer through a callback function and passes the status parameter kStatus\_USART\_RxIdle. For example, the upper layer needs 10 bytes but there are only 5 bytes in the ring buffer. The 5 bytes are copied to the xfer->data and this function returns with the parameter receivedBytes set to 5. For the left 5 bytes, newly arrived data is saved from the xfer->data[5]. When 5 bytes are received, the USART driver notifies the upper layer. If the RX ring buffer is not enabled, this function enables the RX and RX interrupt to receive data to the xfer->data. When all data is received, the upper layer is notified.

#### **Parameters**

| base          | USART peripheral base address.                  |
|---------------|-------------------------------------------------|
| handle        | USART handle pointer.                           |
| xfer          | USART transfer structure, see usart_transfer_t. |
| receivedBytes | Bytes received from the ring buffer directly.   |

#### Return values

| kStatus_Success         | Successfully queue the transfer into transmit queue. |
|-------------------------|------------------------------------------------------|
| kStatus_USART_RxBusy    | Previous receive request is not finished.            |
| kStatus_InvalidArgument | Invalid argument.                                    |

# 19.3.6.21 void USART\_TransferAbortReceive ( USART\_Type \* base, usart\_handle\_t \* handle )

This function aborts the interrupt-driven data receiving. The user can get the remainBytes to find out how many bytes not received yet.

#### **Parameters**

| base   | USART peripheral base address. |
|--------|--------------------------------|
| handle | USART handle pointer.          |

# 19.3.6.22 status\_t USART\_TransferGetReceiveCount ( USART\_Type \* base, usart\_handle\_t \* handle, uint32\_t \* count )

This function gets the number of bytes that have been received.

#### Parameters

| base   | USART peripheral base address. |
|--------|--------------------------------|
| handle | USART handle pointer.          |
| count  | Receive bytes count.           |

#### Return values

| kStatus_NoTransferIn-<br>Progress | No receive in progress.                       |
|-----------------------------------|-----------------------------------------------|
| kStatus_InvalidArgument           | Parameter is invalid.                         |
| kStatus_Success                   | Get successfully through the parameter count; |

# 19.3.6.23 void USART\_TransferHandleIRQ ( USART\_Type \* base, usart\_handle\_t \* handle )

This function handles the USART transmit and receive IRQ request.

### Parameters

| base   | USART peripheral base address. |
|--------|--------------------------------|
| handle | USART handle pointer.          |

#### **USART DMA Driver**

### 19.4 USART DMA Driver

#### 19.4.1 Overview

### **Files**

• file fsl usart dma.h

#### **Data Structures**

• struct usart\_dma\_handle\_t

UART DMA handle. More...

# **Typedefs**

• typedef void(\* usart\_dma\_transfer\_callback\_t)(USART\_Type \*base, usart\_dma\_handle\_t \*handle, status\_t status, void \*userData)

UART transfer callback function.

### **DMA** transactional

• status\_t USART\_TransferCreateHandleDMA (USART\_Type \*base, usart\_dma\_handle\_t \*handle, usart\_dma\_transfer\_callback\_t callback, void \*userData, dma\_handle\_t \*txDmaHandle, dma\_handle\_t \*rxDmaHandle)

*Initializes the USART handle which is used in transactional functions.* 

• status\_t USART\_TransferSendDMA (USART\_Type \*base, usart\_dma\_handle\_t \*handle, usart\_transfer\_t \*xfer)

Sends data using DMA.

status\_t USART\_TransferReceiveDMA (USART\_Type \*base, usart\_dma\_handle\_t \*handle, usart\_transfer\_t \*xfer)

Receives data using DMA.

- void USART\_TransferAbortSendDMA (USART\_Type \*base, usart\_dma\_handle\_t \*handle) Aborts the sent data using DMA.
- void USART\_TransferAbortReceiveDMA (USART\_Type \*base, usart\_dma\_handle\_t \*handle) Aborts the received data using DMA.
- status\_t USART\_TransferGetReceiveCountDMA (USART\_Type \*base, usart\_dma\_handle\_t \*handle, uint32 t \*count)

Get the number of bytes that have been received.

311

### 19.4.2 Data Structure Documentation

## 19.4.2.1 struct \_usart\_dma\_handle

#### **Data Fields**

- USART\_Type \* base
  - UART peripheral base address.
- usart\_dma\_transfer\_callback\_t callback
  - Callback function.
- void \* userĎata
  - UART callback function parameter.
- size\_t rxDataSizeAll
  - Size of the data to receive.
- size\_t txDataSizeAll
  - Size of the data to send out.
- dma handle t \* txDmaHandle
  - The DMA TX channel used.
- dma\_handle\_t \* rxDmaHandle
  - The DMA RX channel used.
- volatile uint8\_t txState
  - TX transfer state.
- volatile uint8\_t rxState
  - RX transfer state.

#### **USART DMA Driver**

- 19.4.2.1.0.32 Field Documentation
- 19.4.2.1.0.32.1 USART\_Type\* usart\_dma\_handle\_t::base
- 19.4.2.1.0.32.2 usart\_dma\_transfer\_callback\_t usart\_dma\_handle\_t::callback
- 19.4.2.1.0.32.3 void\* usart\_dma\_handle\_t::userData
- 19.4.2.1.0.32.4 size\_t usart\_dma\_handle\_t::rxDataSizeAll
- 19.4.2.1.0.32.5 size\_t usart\_dma\_handle\_t::txDataSizeAll
- 19.4.2.1.0.32.6 dma\_handle\_t\* usart\_dma\_handle\_t::txDmaHandle
- 19.4.2.1.0.32.7 dma\_handle\_t\* usart\_dma\_handle\_t::rxDmaHandle
- 19.4.2.1.0.32.8 volatile uint8 t usart dma handle t::txState
- 19.4.3 Typedef Documentation
- 19.4.3.1 typedef void(\* usart\_dma\_transfer\_callback\_t)(USART\_Type \*base, usart dma handle t \*handle, status\_t status, void \*userData)
- 19.4.4 Function Documentation
- 19.4.4.1 status\_t USART\_TransferCreateHandleDMA ( USART\_Type \* base, usart\_dma\_handle\_t \* handle, usart\_dma\_transfer\_callback\_t callback, void \* userData, dma\_handle\_t \* txDmaHandle, dma\_handle\_t \* rxDmaHandle )

#### **Parameters**

| base        | USART peripheral base address.                 |  |
|-------------|------------------------------------------------|--|
| handle      | Pointer to usart_dma_handle_t structure.       |  |
| callback    | Callback function.                             |  |
| userData    | User data.                                     |  |
| txDmaHandle | User-requested DMA handle for TX DMA transfer. |  |
| rxDmaHandle | User-requested DMA handle for RX DMA transfer. |  |

# 19.4.4.2 status\_t USART\_TransferSendDMA ( USART\_Type \* base, usart\_dma\_handle\_t \* handle, usart\_transfer\_t \* xfer )

This function sends data using DMA. This is a non-blocking function, which returns right away. When all data is sent, the send callback function is called.

#### Parameters

| base   | USART peripheral base address.                      |  |
|--------|-----------------------------------------------------|--|
| handle | USART handle pointer.                               |  |
| xfer   | USART DMA transfer structure. See usart_transfer_t. |  |

### Return values

| kStatus_Success         | if succeed, others failed.  |
|-------------------------|-----------------------------|
| kStatus_USART_TxBusy    | Previous transfer on going. |
| kStatus_InvalidArgument | Invalid argument.           |

# 19.4.4.3 status\_t USART\_TransferReceiveDMA ( USART\_Type \* base, usart\_dma\_handle\_t \* handle, usart\_transfer\_t \* xfer )

This function receives data using DMA. This is a non-blocking function, which returns right away. When all data is received, the receive callback function is called.

Parameters

SDK API Reference Manual v2.0.0

#### **USART DMA Driver**

| base   | USART peripheral base address.                      |  |
|--------|-----------------------------------------------------|--|
| handle | Pointer to usart_dma_handle_t structure.            |  |
| xfer   | USART DMA transfer structure. See usart_transfer_t. |  |

#### Return values

| kStatus_Success         | if succeed, others failed.  |
|-------------------------|-----------------------------|
| kStatus_USART_RxBusy    | Previous transfer on going. |
| kStatus_InvalidArgument | Invalid argument.           |

# 19.4.4.4 void USART\_TransferAbortSendDMA ( USART\_Type \* base, usart\_dma\_handle\_t \* handle )

This function aborts send data using DMA.

#### **Parameters**

| base   | USART peripheral base address           |
|--------|-----------------------------------------|
| handle | Pointer to usart_dma_handle_t structure |

# 19.4.4.5 void USART\_TransferAbortReceiveDMA ( USART\_Type \* base, usart\_dma\_handle\_t \* handle )

This function aborts the received data using DMA.

#### **Parameters**

| base   | USART peripheral base address           |
|--------|-----------------------------------------|
| handle | Pointer to usart_dma_handle_t structure |

# 19.4.4.6 status\_t USART\_TransferGetReceiveCountDMA ( USART\_Type \* base, usart\_dma\_handle\_t \* handle, uint32\_t \* count )

This function gets the number of bytes that have been received.

## Parameters

| base   | USART peripheral base address. |
|--------|--------------------------------|
| handle | USART handle pointer.          |
| count  | Receive bytes count.           |

## Return values

| kStatus_NoTransferIn-<br>Progress | No receive in progress.                       |
|-----------------------------------|-----------------------------------------------|
| kStatus_InvalidArgument           | Parameter is invalid.                         |
| kStatus_Success                   | Get successfully through the parameter count; |

SDK API Reference Manual v2.0.0

#### **USART FreeRTOS Driver**

### 19.5 USART FreeRTOS Driver

### 19.5.1 Overview

### **Files**

• file fsl usart freertos.h

#### **Data Structures**

• struct rtos\_usart\_config

FLEX USART configuration structure. More...

struct usart\_rtos\_handle\_t

FLEX USART FreeRTOS handle, More...

## **USART RTOS Operation**

• int USART\_RTOS\_Init (usart\_rtos\_handle\_t \*handle, usart\_handle\_t \*t\_handle, const struct rtos\_-usart\_config \*cfg)

*Initializes a USART instance for operation in RTOS.* 

• int USART\_RTOS\_Deinit (usart\_rtos\_handle\_t \*handle)

Deinitializes a USART instance for operation.

## **USART** transactional Operation

- int USART\_RTOS\_Send (usart\_rtos\_handle\_t \*handle, const uint8\_t \*buffer, uint32\_t length) Sends data in the background.
- int USART\_RTOS\_Receive (usart\_rtos\_handle\_t \*handle, uint8\_t \*buffer, uint32\_t length, size\_t \*received)

Receives data.

#### 19.5.2 Data Structure Documentation

#### 19.5.2.1 struct rtos usart config

#### **Data Fields**

USART\_Type \* base

USART base address.

• uint32\_t srcclk

USART source clock in Hz.

• uint32\_t baudrate

Desired communication speed.

usart\_parity\_mode\_t parity

Parity setting.

• usart\_stop\_bit\_count\_t stopbits

Number of stop bits to use.

• uint8\_t \* buffer

Buffer for background reception.

• uint32\_t buffer\_size

Size of buffer for background reception.

### 19.5.2.2 struct usart\_rtos\_handle\_t

#### **Data Fields**

• USART\_Type \* base

USART base address.

• usart\_transfer\_t txTransfer

TX transfer structure.

• usart\_transfer\_t rxTransfer

RX transfer structure.

• SemaphoreHandle\_t rxSemaphore

RX semaphore for resource sharing.

• SemaphoreHandle\_t txSemaphore

TX semaphore for resource sharing.

EventGroupHandle\_t rxEvent

RX completion event.

• EventGroupHandle\_t txEvent

TX completion event.

• void \* t\_state

Transactional state of the underlying driver.

### 19.5.3 Function Documentation

# 19.5.3.1 int USART\_RTOS\_Init ( usart\_rtos\_handle\_t \* handle, usart\_handle\_t \* t\_handle, const struct rtos\_usart\_config \* cfg )

#### **Parameters**

| handle   | The RTOS USART handle, the pointer to allocated space for RTOS context.             |
|----------|-------------------------------------------------------------------------------------|
| t_handle | The pointer to allocated space where to store transactional layer internal state.   |
| cfg      | The pointer to the parameters required to configure the USART after initialization. |

#### Returns

0 succeed, others fail.

## **USART FreeRTOS Driver**

## 19.5.3.2 int USART\_RTOS\_Deinit ( usart\_rtos\_handle\_t \* handle )

This function deinitializes the USART module, sets all register values to reset value, and releases the resources.

#### **Parameters**

| handle | The RTOS USART handle. |
|--------|------------------------|
|--------|------------------------|

# 19.5.3.3 int USART\_RTOS\_Send ( usart\_rtos\_handle\_t \* handle, const uint8\_t \* buffer, uint32\_t length )

This function sends data. It is a synchronous API. If the hardware buffer is full, the task is in the blocked state.

#### **Parameters**

| handle | The RTOS USART handle.         |
|--------|--------------------------------|
| buffer | The pointer to buffer to send. |
| length | The number of bytes to send.   |

# 19.5.3.4 int USART\_RTOS\_Receive ( usart\_rtos\_handle\_t \* handle, uint8\_t \* buffer, uint32\_t length, size\_t \* received )

This function receives data from USART. It is a synchronous API. If data is immediately available, it is returned immediately and the number of bytes received.

#### Parameters

| handle   | The RTOS USART handle.                                                           |
|----------|----------------------------------------------------------------------------------|
| buffer   | The pointer to buffer where to write received data.                              |
| length   | The number of bytes to receive.                                                  |
| received | The pointer to a variable of size_t where the number of received data is filled. |

# **USART FreeRTOS Driver**

**SDK API Reference Manual v2.0.0** 

# Chapter 20

# FMC: Hardware flash signature generator

#### 20.1 **Overview**

The KSDK provides a peripheral driver for the Flash Signature generator module of LPC devices.

The flash module contains a built-in signature generator. This generator can produce a 128-bit signature from a range of flash memory. A typical usage is to verify the flashed contents against a calculated signature (e.g. during programming). The signature generator can also be accessed via an IAP function call or ISP command.

#### 20.2 Generate flash signature

1. FMC\_GenerateFlashSignature() function generates flash signature for a specified address range.

This example code shows how to generate 128-bit flash signature using the FMC driver.

```
fmc_config_t config;
fmc_flash_signature_t hardSignature;
FMC_GetDefaultConfig(&config);
FMC_Init(FMC, &config);
FMC_GenerateFlashSignature(FMC, startAddress, length, &hardSignature);
/* print data. */
PRINTF(" Generate hardware signature: 0x%x %x %x \r\n", hardSignature.word3, hardSignature.word2,
 hardSignature.word1, hardSignature.word0);
```

### **Modules**

• Fmc driver

### **Functions**

```
• void FMC_Init (FMC_Type *base, fmc_config_t *config)
```

*Initialize FMC module.* 

• void FMC\_Deinit (FMC\_Type \*base)

Deinit FMC module.

void FMC\_GetDefaultConfig (fmc\_config\_t \*config)

Provides default configuration for fmc module.

• void FMC\_GenerateFlashSignature (FMC\_Type \*base, uint32\_t startAddress, uint32\_t length, fmc-\_flash\_signature\_t \*flashSignature)

SDK API Reference Manual v2.0.0

Generate hardware flash signature.

### **Driver version**

• #define FSL\_FMC\_DRIVER\_VERSION (MAKE\_VERSION(2U, 0U, 0U))

Driver version 2.0.0.

### 20.3 Macro Definition Documentation

## 20.3.1 #define FSL\_FMC\_DRIVER\_VERSION (MAKE\_VERSION(2U, 0U, 0U))

### 20.4 Function Documentation

This function initialize FMC module with user configuration

#### **Parameters**

| base   | The FMC peripheral base address.         |
|--------|------------------------------------------|
| config | pointer to user configuration structure. |

## 20.4.2 void FMC\_Deinit ( FMC\_Type \* base )

This function De-initialize FMC module.

**Parameters** 

| base | The FMC peripheral base address. |
|------|----------------------------------|
|------|----------------------------------|

# 20.4.3 void FMC\_GetDefaultConfig ( fmc\_config\_t \* config )

This function provides default configuration for fmc module, the default wait states value is 5.

#### **Parameters**

| config | pointer to user configuration structure. |
|--------|------------------------------------------|
|--------|------------------------------------------|

# 20.4.4 void FMC\_GenerateFlashSignature ( FMC\_Type \* base, uint32\_t startAddress, uint32\_t length, fmc\_flash\_signature\_t \* flashSignature )

This function generates hardware flash signature for specified address range.

## Note

This function needs to be excuted out of flash memory.

## Parameters

| base           | The FMC peripheral base address.                   |
|----------------|----------------------------------------------------|
| startAddress   | Flash start address for signature generation.      |
| length         | Length of address range.                           |
| flashSignature | Pointer which stores the generated flash signarue. |

SDK API Reference Manual v2.0.0

# Chapter 21 FMEAS: Frequency Measure Driver

### 21.1 Overview

The SDK provides a peripheral driver for the Frequency Measure function of LPC devices' SYSCON module.

It measures frequency of any on-chip or off-chip clock signal. The more precise and higher accuracy clock is selected as a reference clock. The resulting frequency is internally computed from the ratio of value of selected target and reference clock counters.

## 21.2 Frequency Measure Driver operation

INPUTMUX\_AttachSignal() function has to be used to select reference and target clock signal sources.

FMEAS\_StartMeasure() function starts the measurement cycle.

FMEAS\_IsMeasureComplete() can be polled to check if the measurement cycle has finished.

FMEAS\_GetFrequency() returns the frequency of the target clock. Frequency of the reference clock has to be provided as a parameter.

# 21.3 Typical use case

#### **Files**

file fsl fmeas.h

#### **Driver version**

• #define FSL\_FMEAS\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0))

Defines LPC Frequency Measure driver version 2.0.0.

SDK API Reference Manual v2.0.0

## **FMEAS Functional Operation**

- static void FMEAS\_StartMeasure (SYSCON\_Type \*base)
  - Starts a frequency measurement cycle.
- static bool FMEAS\_IsMeasureComplete (SYSCON\_Type \*base)
  - Indicates when a frequency measurement cycle is complete.
- uint32\_t FMEAS\_GetFrequency (SYSCON\_Type \*base, uint32\_t refClockRate)

Returns the computed value for a frequency measurement cycle.

## 21.4 Macro Definition Documentation

## 21.4.1 #define FSL\_FMEAS\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0))

Change log:

- Version 2.0.0
  - initial version

#### 21.5 Function Documentation

# 21.5.1 static void FMEAS\_StartMeasure ( SYSCON\_Type \* base ) [inline], [static]

**Parameters** 

base : SYSCON peripheral base address.

# 21.5.2 static bool FMEAS\_IsMeasureComplete ( SYSCON\_Type \* base ) [inline], [static]

**Parameters** 

base : SYSCON peripheral base address.

Returns

true if a measurement cycle is active, otherwise false.

# 21.5.3 uint32\_t FMEAS\_GetFrequency ( SYSCON\_Type \* base, uint32\_t refClockRate )

SDK API Reference Manual v2.0.0

## Parameters

| base         | : SYSCON peripheral base address.                                   |
|--------------|---------------------------------------------------------------------|
| refClockRate | : Reference clock rate used during the frequency measurement cycle. |

## Returns

Frequency in Hz.

# Chapter 22

# **GINT: Group GPIO Input Interrupt Driver**

### 22.1 Overview

The SDK provides a driver for the Group GPIO Input Interrupt (GINT).

It can configure one or more pins to generate a group interrupt when the pin conditions are met. The pins do not have to be configured as gpio pins.

## 22.2 Group GPIO Input Interrupt Driver operation

GINT\_SetCtrl() and GINT\_ConfigPins() functions configure the pins.

GINT\_EnableCallback() function enables the callback functionality. Callback function is called when the pin conditions are met.

## 22.3 Typical use case

```
void gint_callback(void)
{
    /* Take action for gint event */;
}

/* Initialize GINT */
GINT_Init(GINT0);

/* Setup GINT for edge trigger, "OR" mode. */
GINT_SetCtrl(GINT0, kGINT_CombOr, kGINT_TrigEdge, gint_callback);

/* Select pins & polarity for GINT0 */
GINT_ConfigPins(GINT0, GINT_PORT, GINT_POL_MASK, GINT_ENA_MASK);

/* Enable callback for GINT */
GINT_EnableCallback(GINT0);
```

### **Files**

• file fsl\_gint.h

# **Typedefs**

• typedef void(\* gint\_cb\_t )(void)

GINT Callback function.

### **Enumerations**

```
    enum gint_comb_t {
    kGINT_CombineOr = 0U,
    kGINT_CombineAnd = 1U }
    GINT combine inputs type.
```

#### SDK API Reference Manual v2.0.0

### **Enumeration Type Documentation**

```
    enum gint_trig_t {
        kGINT_TrigEdge = 0U,
        kGINT_TrigLevel = 1U }
        GINT trigger type.
```

### **Functions**

• void GINT\_Init (GINT\_Type \*base)

Initialize GINT peripheral.

- void GINT\_SetCtrl (GINT\_Type \*base, gint\_comb\_t comb, gint\_trig\_t trig, gint\_cb\_t callback) Setup GINT peripheral control parameters.
- void GINT\_GetCtrl (GINT\_Type \*base, gint\_comb\_t \*comb, gint\_trig\_t \*trig, gint\_cb\_t \*callback)

  Get GINT peripheral control parameters.
- void GINT\_ConfigPins (GINT\_Type \*base, gint\_port\_t port, uint32\_t polarityMask, uint32\_t enableMask)

Configure GINT peripheral pins.

• void GINT\_GetConfigPins (GINT\_Type \*base, gint\_port\_t port, uint32\_t \*polarityMask, uint32\_t \*enableMask)

Get GINT peripheral pin configuration.

• void GINT\_EnableCallback (GINT\_Type \*base)

Enable callback.

void GINT\_DisableCallback (GINT\_Type \*base)

Disable callback.

• static void GINT\_ClrStatus (GINT\_Type \*base)

Clear GINT status.

• static uint32\_t GINT\_GetStatus (GINT\_Type \*base)

Get GINT status.

• void GINT\_Deinit (GINT\_Type \*base)

Deinitialize GINT peripheral.

### **Driver version**

- #define FSL\_GINT\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) *Version 2.0.0.*
- 22.4 Macro Definition Documentation
- 22.4.1 #define FSL\_GINT\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0))
- 22.5 Typedef Documentation
- 22.5.1 typedef void(\* gint\_cb\_t)(void)
- 22.6 Enumeration Type Documentation
- 22.6.1 enum gint\_comb\_t

Enumerator

**kGINT\_CombineOr** A grouped interrupt is generated when any one of the enabled inputs is active.

kGINT\_CombineAnd A grouped interrupt is generated when all enabled inputs are active.

# 22.6.2 enum gint\_trig\_t

Enumerator

kGINT\_TrigEdge Edge triggered based on polarity.kGINT\_TrigLevel Level triggered based on polarity.

### 22.7 Function Documentation

### 22.7.1 void GINT\_Init ( GINT\_Type \* base )

This function initializes the GINT peripheral and enables the clock.

#### **Parameters**

| 1 1 | base | Base address of the GINT peripheral. |
|-----|------|--------------------------------------|
|-----|------|--------------------------------------|

#### Return values

| None. |  |
|-------|--|
|       |  |

# 22.7.2 void GINT\_SetCtrl ( GINT\_Type \* base, gint\_comb\_t comb, gint\_trig\_t trig, gint\_cb\_t callback )

This function sets the control parameters of GINT peripheral.

#### **Parameters**

| base     | Base address of the GINT peripheral.                                                 |
|----------|--------------------------------------------------------------------------------------|
| comb     | Controls if the enabled inputs are logically ORed or ANDed for interrupt generation. |
| trig     | Controls if the enabled inputs are level or edge sensitive based on polarity.        |
| callback | This function is called when configured group interrupt is generated.                |

# Return values

| None. |
|-------|
|-------|

# 22.7.3 void GINT\_GetCtrl ( GINT\_Type \* base, gint\_comb\_t \* comb, gint\_trig\_t \* trig, gint\_cb\_t \* callback )

This function returns the control parameters of GINT peripheral.

#### Parameters

| base     | Base address of the GINT peripheral.  |
|----------|---------------------------------------|
| comb     | Pointer to store combine input value. |
| trig     | Pointer to store trigger value.       |
| callback | Pointer to store callback function.   |

### Return values

| None. |  |
|-------|--|
|       |  |

# 22.7.4 void GINT\_ConfigPins ( GINT\_Type \* base, gint\_port\_t port, uint32\_t polarityMask, uint32\_t enableMask )

This function enables and controls the polarity of enabled pin(s) of a given port.

### **Parameters**

| base         | Base address of the GINT peripheral.                                                                                                               |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| port         | Port number.                                                                                                                                       |
| polarityMask | Each bit position selects the polarity of the corresponding enabled pin. $0 = \text{The pin is}$ active LOW. $1 = \text{The pin is active HIGH}$ . |
| enableMask   | Each bit position selects if the corresponding pin is enabled or not. $0 = $ The pin is disabled. $1 = $ The pin is enabled.                       |

# Return values

333

| None. |
|-------|
|-------|

# 22.7.5 void GINT\_GetConfigPins ( GINT\_Type \* base, gint\_port\_t port, uint32\_t \* polarityMask, uint32\_t \* enableMask )

This function returns the pin configuration of a given port.

#### **Parameters**

| base         | Base address of the GINT peripheral.                                                                                                                                                     |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| port         | Port number.                                                                                                                                                                             |
| polarityMask | Pointer to store the polarity mask Each bit position indicates the polarity of the corresponding enabled pin. $0 = \text{The pin is active LOW}$ . $1 = \text{The pin is active HIGH}$ . |
| enableMask   | Pointer to store the enable mask. Each bit position indicates if the corresponding pin is enabled or not. $0 = $ The pin is disabled. $1 = $ The pin is enabled.                         |

#### Return values

|--|

# 22.7.6 void GINT\_EnableCallback ( GINT\_Type \* base )

This function enables the interrupt for the selected GINT peripheral. Although the pin(s) are monitored as soon as they are enabled, the callback function is not enabled until this function is called.

### Parameters

| base Base address of the GINT peripheral. |
|-------------------------------------------|
|-------------------------------------------|

### Return values

| None. |  |
|-------|--|
|       |  |

# 22.7.7 void GINT\_DisableCallback ( GINT\_Type \* base )

This function disables the interrupt for the selected GINT peripheral. Although the pins are still being monitored but the callback function is not called.

**Parameters** 

| base | Base address of the peripheral. |  |
|------|---------------------------------|--|
|------|---------------------------------|--|

Return values

| None. |  |
|-------|--|
|       |  |

# 22.7.8 static void GINT\_CIrStatus ( GINT\_Type \* base ) [inline], [static]

This function clears the GINT status bit.

**Parameters** 

|  | base | Base address of the GINT peripheral. |  |
|--|------|--------------------------------------|--|
|--|------|--------------------------------------|--|

Return values

| None    |  |
|---------|--|
| 110116. |  |

# 22.7.9 static uint32\_t GINT\_GetStatus ( GINT\_Type \* base ) [inline], [static]

This function returns the GINT status.

**Parameters** 

| be | ase | Base address of the GINT peripheral. |
|----|-----|--------------------------------------|
|----|-----|--------------------------------------|

Return values

| status = 0 No group interrupt request. = 1 Group interrupt request active. |  |
|----------------------------------------------------------------------------|--|
|----------------------------------------------------------------------------|--|

# 22.7.10 void GINT\_Deinit ( GINT\_Type \* base )

This function disables the GINT clock.

# Parameters

| base | Base address of the GINT peripheral. |
|------|--------------------------------------|
|------|--------------------------------------|

# Return values

| None. |  |
|-------|--|

SDK API Reference Manual v2.0.0

# Chapter 23

**GPIO: General Purpose I/O** 

### 23.1 Overview

The SDK provides Peripheral driver for the General Purpose I/O (GPIO) module of LPC devices.

## 23.2 Function groups

### 23.2.1 Initialization and deinitialization

The function GPIO\_PinInit() initializes the GPIO with specified configuration.

### 23.2.2 Pin manipulation

The function GPIO\_WritePinOutput() set output state of selected GPIO pin. The function GPIO\_Read-PinInput() read input value of selected GPIO pin.

# 23.2.3 Port manipulation

The function GPIO\_SetPinsOutput() sets the output level of selected GPIO pins to the logic 1. The function GPIO\_ClearPinsOutput() sets the output level of selected GPIO pins to the logic 1. The function GPIO\_TogglePinsOutput() reverse the output level of selected GPIO pins. The function GPIO\_ReadPinsInput() read input value of selected port.

# 23.2.4 Port masking

The function GPIO\_SetPortMask() set port mask, only pins masked by 0 will be enabled in following functions. The function GPIO\_WriteMPort() sets the state of selected GPIO port, only pins masked by 0 will be affected. The function GPIO\_ReadMPort() reads the state of selected GPIO port, only pins masked by 0 are enabled for read, pins masked by 1 are read as 0.

# 23.3 Typical use case

Example use of GPIO API.

```
int main(void)
{
    uint32_t port_state = 0;

    /* Define the init structure for the output LED pin*/
```

SDK API Reference Manual v2.0.0

### Typical use case

```
gpio_pin_config_t led_config = {
    kGPIO_DigitalOutput, 0,
};
/* Board pin, clock, debug console init */
BOARD_InitHardware();
/* Init output LED GPIO. */
GPIO_PinInit(GPIO, BOARD_LED_GREEN_GPIO_PORT, BOARD_LED_GREEN_GPIO_PIN, &led_config);
GPIO_WritePinOutput(GPIO, BOARD_LED_GREEN_GPIO_PORT, BOARD_LED_GREEN_GPIO_PIN, 1);
GPIO_PinInit(GPIO, BOARD_LED_GPIO_PORT, BOARD_LED_GPIO_PIN, &led_config);
GPIO_WritePinOutput(GPIO, BOARD_LED_GPIO_PORT, BOARD_LED_GPIO_PIN, 1);
GPIO_PinInit(GPIO, BOARD_LED_BLUE_GPIO_PORT, BOARD_LED_BLUE_GPIO_PIN, &led_config);
GPIO_WritePinOutput(GPIO, BOARD_LED_BLUE_GPIO_PORT, BOARD_LED_BLUE_GPIO_PIN, 1);
GPIO_ClearPinsOutput(GPIO, 1, 1 << BOARD_LED_GREEN_GPIO_PIN | 1 <<</pre>
  BOARD_LED_BLUE_GPIO_PIN);
GPIO_SetPinsOutput(GPIO, 1, 1 << BOARD_LED_GREEN_GPIO_PIN | 1 <</pre>
  BOARD_LED_BLUE_GPIO_PIN);
GPIO_ClearPinsOutput(GPIO, 1, 1 << BOARD_LED_BLUE_GPIO_PIN);</pre>
GPIO_SetPinsOutput(GPIO, 1, 1 << BOARD_LED_BLUE_GPIO_PIN);</pre>
GPIO_TogglePinsOutput(GPIO, 1, 1 << BOARD_LED_GREEN_GPIO_PIN | 1 <</pre>
 BOARD_LED_BLUE_GPIO_PIN);
GPIO_TogglePinsOutput(GPIO, 1, 1 << BOARD_LED_GREEN_GPIO_PIN | 1 <<</pre>
 BOARD_LED_BLUE_GPIO_PIN);
GPIO_TogglePinsOutput(GPIO, 1, 1 << BOARD_LED_GREEN_GPIO_PIN);</pre>
GPIO_TogglePinsOutput(GPIO, 1, 1 << BOARD_LED_GREEN_GPIO_PIN);</pre>
GPIO_TogglePinsOutput(GPIO, BOARD_LED_GPIO_PORT, 1 << BOARD_LED_GPIO_PIN);</pre>
GPIO_TogglePinsOutput(GPIO, BOARD_LED_GPIO_PORT, 1 << BOARD_LED_GPIO_PIN);</pre>
/* Port masking */
GPIO_SetPortMask(GPIO, BOARD_LED_GPIO_PORT, 0x0000ffff);
GPIO_WriteMPort(GPIO, BOARD_LED_GPIO_PORT, 0xffffffff);
port_state = GPIO_ReadPinsInput(GPIO, 0);
port_state = GPIO_ReadMPort(GPIO, 0);
while (1)
    port_state = GPIO_ReadPinsInput(GPIO, 0);
    if (!(port_state & (1 << BOARD_SW1_GPIO_PIN)))</pre>
        GPIO_TogglePinsOutput(GPIO, BOARD_LED_GPIO_PORT, 1u << BOARD_LED_GPIO_PIN)</pre>
  ;
    if (!GPIO_ReadPinInput(GPIO, BOARD_SW2_GPIO_PORT, BOARD_SW2_GPIO_PIN))
        GPIO_TogglePinsOutput(GPIO, BOARD_LED_GREEN_GPIO_PORT, 1u <<</pre>
  BOARD_LED_GREEN_GPIO_PIN);
    delay();
```

### **Files**

• file fsl\_gpio.h

### **Data Structures**

• struct gpio\_pin\_config\_t

The GPIO pin configuration structure. More...

### **Enumerations**

enum gpio\_pin\_direction\_t {
 kGPIO\_DigitalInput = 0U,
 kGPIO\_DigitalOutput = 1U }
 LPC GPIO direction definition.

### **Functions**

- static void GPIO\_SetPinsOutput (GPIO\_Type \*base, uint32\_t port, uint32\_t mask) Sets the output level of the multiple GPIO pins to the logic 1.
- static void GPIO\_ClearPinsOutput (GPIO\_Type \*base, uint32\_t port, uint32\_t mask) Sets the output level of the multiple GPIO pins to the logic 0.
- static void GPIO\_TogglePinsOutput (GPIO\_Type \*base, uint32\_t port, uint32\_t mask)

  Reverses current output logic of the multiple GPIO pins.

### **Driver version**

• #define FSL\_GPIO\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) LPC GPIO driver version 2.0.0.

# **GPIO Configuration**

• void GPIO\_PinInit (GPIO\_Type \*base, uint32\_t port, uint32\_t pin, const gpio\_pin\_config\_t \*config)

Initializes a GPIO pin used by the board.

# **GPIO Output Operations**

• static void GPIO\_WritePinOutput (GPIO\_Type \*base, uint32\_t port, uint32\_t pin, uint8\_t output) Sets the output level of the one GPIO pin to the logic 1 or 0.

# **GPIO Input Operations**

• static uint32\_t GPIO\_ReadPinInput (GPIO\_Type \*base, uint32\_t port, uint32\_t pin)

Reads the current input value of the GPIO PIN.

### 23.4 Data Structure Documentation

# 23.4.1 struct gpio\_pin\_config\_t

Every pin can only be configured as either output pin or input pin at a time. If configured as a input pin, then leave the outputConfig unused.

### **Data Fields**

- gpio\_pin\_direction\_t pinDirection
   GPIO direction, input or output.
   uint8\_t outputLogic
  - Set default output logic, no use in input.

### 23.5 Macro Definition Documentation

- 23.5.1 #define FSL\_GPIO\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0))
- 23.6 Enumeration Type Documentation
- 23.6.1 enum gpio\_pin\_direction\_t

Enumerator

```
kGPIO_DigitalInput Set current pin as digital input.kGPIO_DigitalOutput Set current pin as digital output.
```

### 23.7 Function Documentation

# 23.7.1 void GPIO\_PinInit ( GPIO\_Type \* base, uint32\_t port, uint32\_t pin, const gpio\_pin\_config\_t \* config )

To initialize the GPIO, define a pin configuration, either input or output, in the user file. Then, call the GPIO\_PinInit() function.

This is an example to define an input pin or output pin configuration:

```
* // Define a digital input pin configuration,
* gpio_pin_config_t config =

* {

* kGPIO_DigitalInput,

* 0,

* }

* //Define a digital output pin configuration,
* gpio_pin_config_t config =

* {

* kGPIO_DigitalOutput,

* 0,

* }

* // Refine a digital output pin configuration,
```

**Parameters** 

| base   | GPIO peripheral base pointer(Typically GPIO) |
|--------|----------------------------------------------|
| port   | GPIO port number                             |
| pin    | GPIO pin number                              |
| config | GPIO pin configuration pointer               |

# 23.7.2 static void GPIO\_WritePinOutput ( GPIO\_Type \* base, uint32\_t port, uint32\_t pin, uint8\_t output ) [inline], [static]

### Parameters

| base   | GPIO peripheral base pointer(Typically GPIO)                                                                                                                  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| port   | GPIO port number                                                                                                                                              |
| pin    | GPIO pin number                                                                                                                                               |
| output | <ul> <li>GPIO pin output logic level.</li> <li>0: corresponding pin output low-logic level.</li> <li>1: corresponding pin output high-logic level.</li> </ul> |

# 23.7.3 static uint32\_t GPIO\_ReadPinInput ( GPIO\_Type \* base, uint32\_t port, uint32\_t pin ) [inline], [static]

### Parameters

| base | GPIO peripheral base pointer(Typically GPIO) |
|------|----------------------------------------------|
| port | GPIO port number                             |
| pin  | GPIO pin number                              |

### Return values

| GPIO | port input value                               |
|------|------------------------------------------------|
|      | • 0: corresponding pin input low-logic level.  |
|      | • 1: corresponding pin input high-logic level. |
|      |                                                |

SDK API Reference Manual v2.0.0

23.7.4 static void GPIO\_SetPinsOutput ( GPIO\_Type \* base, uint32\_t port, uint32\_t mask ) [inline], [static]

#### **Parameters**

| base | GPIO peripheral base pointer(Typically GPIO) |
|------|----------------------------------------------|
| port | GPIO port number                             |
| mask | GPIO pin number macro                        |

# 23.7.5 static void GPIO\_ClearPinsOutput ( GPIO\_Type \* base, uint32\_t port, uint32\_t mask ) [inline], [static]

### **Parameters**

| base | GPIO peripheral base pointer(Typically GPIO) |
|------|----------------------------------------------|
| port | GPIO port number                             |
| mask | GPIO pin number macro                        |

# 23.7.6 static void GPIO\_TogglePinsOutput ( GPIO\_Type \* base, uint32\_t port, uint32\_t mask ) [inline], [static]

### **Parameters**

| base | GPIO peripheral base pointer(Typically GPIO) |
|------|----------------------------------------------|
| port | GPIO port number                             |
| mask | GPIO pin number macro                        |

# Chapter 24 INPUTMUX: Input Multiplexing Driver

### 24.1 Overview

The SDK provides a driver for the Input multiplexing (INPUTMUX).

It configures the inputs to the pin interrupt block, DMA trigger and the frequency measure function. Once configured the clock is not needed for the inputmux.

## 24.2 Input Multiplexing Driver operation

INPUTMUX\_AttachSignal function configures the specified input

## 24.3 Typical use case

#### **Files**

- file fsl\_inputmux.h
- file fsl\_inputmux\_connections.h

### **Functions**

- void INPUTMUX\_Init (INPUTMUX\_Type \*base)
  - Initialize INPUTMUX peripheral.
- void INPUTMUX\_AttachSignal (INPUTMUX\_Type \*base, uint32\_t index, inputmux\_connection\_t connection)

Attaches a signal.

• void INPUTMUX\_Deinit (INPUTMUX\_Type \*base)

Deinitialize INPUTMUX peripheral.

### **Driver version**

• #define FSL\_INPUTMUX\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) Group interrupt driver version for SDK.

# Input multiplexing connections

```
    enum inputmux_connection_t {
        kINPUTMUX_SctGpi0ToSct0 = 0U + (SCT0_PMUX_ID << PMUX_SHIFT) ,
        kINPUTMUX_I2sS7clkToSct0 = 24U + (SCT0_PMUX_ID << PMUX_SHIFT) ,
        kINPUTMUX_FreqmeGpioClk_b = 6U + (FREQMEAS_PMUX_ID << PMUX_SHIFT) ,
        kINPUTMUX_GpioPort1Pin31ToPintsel = 63U + (PINTSEL_PMUX_ID << PMUX_SHIFT) ,</li>
```

kINPUTMUX\_Otrig3ToDma = 19U + (DMA\_TRIG0\_PMUX\_ID << PMUX\_SHIFT) }

INPUTMUX connections type.

• #define SCT0\_PMUX\_ID 0x00U

Periphinmux IDs.

- #define PINTSEL PMUX ID 0xC0U
- #define DMA\_TRIG0\_PMUX\_ID 0xE0U
- #define **DMA\_OTRIG\_PMUX\_ID** 0x160U
- #define FREQMEAS\_PMUX\_ID 0x180U
- #define PMUX SHIFT 20U

### 24.4 Macro Definition Documentation

## 24.4.1 #define FSL\_INPUTMUX\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0))

Version 2.0.0.

## 24.5 Enumeration Type Documentation

### 24.5.1 enum inputmux\_connection\_t

Enumerator

*kINPUTMUX\_SctGpi0ToSct0* SCT INMUX.

kINPUTMUX\_I2sS7clkToSct0 Frequency measure.

*kINPUTMUX\_FreqmeGpioClk\_b* Pin Interrupt.

kINPUTMUX\_GpioPort1Pin31ToPintsel DMA ITRIG.

kINPUTMUX Otrig3ToDma DMA OTRIG.

#### 24.6 Function Documentation

### 24.6.1 void INPUTMUX Init ( INPUTMUX Type \* base )

This function enables the INPUTMUX clock.

**Parameters** 

| base | Base address of the INPUTMUX peripheral. |
|------|------------------------------------------|
|------|------------------------------------------|

Return values

| None  |  |
|-------|--|
| none. |  |
|       |  |

# 24.6.2 void INPUTMUX\_AttachSignal ( INPUTMUX\_Type \* base, uint32\_t index, inputmux connection t connection )

This function gates the INPUTPMUX clock.

#### SDK API Reference Manual v2.0.0

# Parameters

| base       | Base address of the INPUTMUX peripheral.        |
|------------|-------------------------------------------------|
| index      | Destination peripheral to attach the signal to. |
| connection | Selects connection.                             |

### Return values

| None. |
|-------|
|-------|

# 24.6.3 void INPUTMUX\_Deinit ( INPUTMUX\_Type \* base )

This function disables the INPUTMUX clock.

### **Parameters**

| base | Base address of the INPUTMUX peripheral. |
|------|------------------------------------------|
|------|------------------------------------------|

### Return values

| None.       |  |
|-------------|--|
| - 1 - 1 - 1 |  |

# Chapter 25

# **IOCON: I/O pin configuration**

### 25.1 Overview

The SDK provides Peripheral driver for the I/O pin configuration (IOCON) module of LPC devices.

## 25.2 Function groups

### 25.2.1 Pin mux set

The function IOCONPinMuxSet() set pinmux for single pin according to selected configuration.

### 25.2.2 Pin mux set

The function IOCON\_SetPinMuxing() set pinmux for group of pins according to selected configuration.

# 25.3 Typical use case

Example use of IOCON API to selection of GPIO mode.

### **Files**

• file fsl\_iocon.h

### **Data Structures**

• struct iocon\_group\_t

Array of IOCON pin definitions passed to IOCON\_SetPinMuxing() must be in this format. More...

### Typical use case

### **Macros**

```
• #define IOCON_FUNC0 0x0
     IOCON function and mode selection definitions.

    #define IOCON FUNC1 0x1

     Selects pin function 1.
• #define IOCON_FUNC2 0x2
     Selects pin function 2.

    #define IOCON FUNC3 0x3

     Selects pin function 3.

    #define IOCON_FUNC4 0x4

     Selects pin function 4.

    #define IOCON FUNC5 0x5

     Selects pin function 5.

    #define IOCON FUNC6 0x6

     Selects pin function 6.

    #define IOCON FUNC7 0x7

     Selects pin function 7.
• #define IOCON_MODE_INACT (0x0 << 3)
     No addition pin function.
• #define IOCON MODE PULLDOWN (0x1 << 3)
     Selects pull-down function.
• #define IOCON MODE PULLUP (0x2 << 3)
     Selects pull-up function.
• #define IOCON_MODE_REPEATER (0x3 << 3)
     Selects pin repeater function.
• #define IOCON HYS EN (0x1 << 5)
     Enables hysteresis.
• #define IOCON_GPIO_MODE (0x1 << 5)
     GPIO Mode.
• #define IOCON_I2C_SLEW (0x1 << 5)
     I2C Slew Rate Control.
• #define IOCON INV EN (0x1 << 6)
     Enables invert function on input.
• #define IOCON ANALOG EN (0x0 << 7)
     Enables analog function by setting 0 to bit 7.
• #define IOCON DIGITAL EN (0x1 << 7)
     Enables digital function by setting 1 to bit 7(default)
• #define IOCON STDI2C EN (0x1 << 8)
     I2C standard mode/fast-mode.
• #define IOCON FASTI2C EN (0x3 << 8)
     I2C Fast-mode Plus and high-speed slave.
• #define IOCON_INPFILT_OFF (0x1 << 8)
     Input filter Off for GPIO pins.
• #define IOCON INPFILT ON (0x0 << 8)
     Input filter On for GPIO pins.
• #define IOCON OPENDRAIN EN (0x1 << 10)
     Enables open-drain function.
```

• #define IOCON\_S\_MODE\_0CLK (0x0 << 11)

• #define IOCON S MODE 1CLK (0x1 << 11)

Input pulses shorter than 1 filter clock are rejected.

Bypass input filter.

SDK API Reference Manual v2.0.0

351

- #define IOCON\_S\_MODE\_2CLK (0x2 << 11)
  - Input pulses shorter than 2 filter clock2 are rejected.
- #define IOCON\_S\_MODE\_3CLK (0x3 << 11)
  - Input pulses shorter than 3 filter clock2 are rejected.
- #define IOCON\_S\_MODE(clks) ((clks) << 11)
  - Select clocks for digital input filter mode.
- #define IOCON\_CLKDIV(div) ((div) << 13)

Select peripheral clock divider for input filter sampling clock,  $2^n$ , n=0-6.

### **Functions**

- \_\_STATIC\_INLINE void IOCON\_PinMuxSet (IOCON\_Type \*base, uint8\_t port, uint8\_t pin, uint32\_t modefunc)
  - Sets I/O Control pin mux.
- \_\_STATIC\_INLINE void IOCON\_SetPinMuxing (IOCON\_Type \*base, const iocon\_group\_t \*pin-Array, uint32\_t arrayLength)

Set all I/O Control pin muxing.

### **Driver version**

• #define LPC\_IOCON\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) *IOCON driver version 2.0.0.* 

### 25.4 Data Structure Documentation

25.4.1 struct iocon group t

### 25.5 Macro Definition Documentation

25.5.1 #define LPC IOCON DRIVER VERSION (MAKE\_VERSION(2, 0, 0))

### 25.5.2 #define IOCON FUNC0 0x0

Note

See the User Manual for specific modes and functions supported by the various pins. Selects pin function 0

### 25.6 Function Documentation

25.6.1 \_\_STATIC\_INLINE void IOCON\_PinMuxSet ( IOCON\_Type \* base, uint8\_t port, uint8\_t pin, uint32\_t modefunc )

### Parameters

| base     | : The base of IOCON peripheral on the chip |
|----------|--------------------------------------------|
| port     | : GPIO port to mux                         |
| pin      | : GPIO pin to mux                          |
| modefunc | : OR'ed values of type IOCON_*             |

### Returns

Nothing

# 25.6.2 \_\_STATIC\_INLINE void IOCON\_SetPinMuxing ( IOCON\_Type \* base, const iocon\_group\_t \* pinArray, uint32\_t arrayLength )

### Parameters

| base        | : The base of IOCON peripheral on the chip |
|-------------|--------------------------------------------|
| pinArray    | : Pointer to array of pin mux selections   |
| arrayLength | : Number of entries in pinArray            |

### Returns

Nothing

# Chapter 26 LCDC: LCD Controller Driver

### 26.1 Overview

The KSDK provides a Peripheral driver for the LCD controller (LCD) of LPC devices.

The LCD driver supports TFT and STN panel. It also supports hardware cursor, which makes software easy.

## 26.2 Typical use case

# 26.2.1 Update framebuffer dynamically

The function LCDC\_SetPanelAddr is used to set the new framebuffer address. After this function, the new framebuffer address is not loaded to current register until the vertical synchroization. When the address is loaded, the interrupt kLCDC\_BaseAddrUpdateInterrupt occurs then upper layer could set the new framebuffer. In this example, there are two buffers. When the active buffer is displayed, upper layer could modify the inactive buffer.

```
#if (defined(__CC_ARM) || defined(__GNUC__))
 _attribute__((aligned(8)))
#elif defined(__ICCARM___)
#pragma data_alignment = 8
#else
#error Toolchain not support.
#endif
static uint16_t s_frameBufs[2][IMG_HEIGHT][IMG_WIDTH];
/\star The index of the inactive buffer. \star/
static volatile uint8_t s_inactiveBufsIdx;
/* The new frame address already loaded to the LCD controller. */
static volatile bool s_frameAddrUpdated = false;
void LCD_IRQHandler(void)
   uint32_t intStatus = LCDC_GetEnabledInterruptsPendingStatus(LCD);
    LCDC_ClearInterruptsStatus(LCD, intStatus);
    if (intStatus & kLCDC_BaseAddrUpdateInterrupt)
        s_frameAddrUpdated = true;
/\star This function fills the framebuffer. \star/
static void APP_FillBuffer(void *buffer);
int main (void)
    lcdc_config_t lcdConfig;
```

SDK API Reference Manual v2.0.0

### Typical use case

```
/* Setup the LCD input clock here. */
BOARD_InitHardware();
s_frameAddrUpdated = false;
/* s_frameBufs[0] is displayed first. */
s_inactiveBufsIdx = 1;
/* Fill the s_frameBufs[0]. */
APP_FillBuffer((void *)(s_frameBufs[0]));
LCDC_GetDefaultConfig(&lcdConfig);
lcdConfig.panelClock_Hz = LCD_PANEL_CLK;
lcdConfig.ppl = LCD_PPL;
lcdConfig.hsw = LCD_HSW;
lcdConfig.hfp = LCD_HFP;
lcdConfig.hbp = LCD_HBP;
lcdConfig.lpp = LCD_LPP;
lcdConfig.vsw = LCD_VSW;
lcdConfig.vfp = LCD_VFP;
lcdConfig.vbp = LCD_VBP;
lcdConfig.polarityFlags = LCD_POL_FLAGS;
lcdConfig.upperPanelAddr = (uint32_t)s_frameBufs[0];
lcdConfig.bpp = kLCDC_16BPP565;
lcdConfig.display = kLCDC_DisplayTFT;
lcdConfig.swapRedBlue = false;
LCDC_Init(LCD, &lcdConfig, LCD_INPUT_CLK_FREQ);
LCDC_EnableInterrupts(LCD,
 kLCDC_BaseAddrUpdateInterrupt);
NVIC_EnableIRQ(LCD_IRQn);
LCDC_Start (LCD);
LCDC_PowerUp(LCD);
while (1)
{
    * Fill the inactive buffer.
    APP_FillBuffer((void *)s_frameBufs[s_inactiveBufsIdx]);
    while (!s_frameAddrUpdated)
    /*
    \star The buffer address has been loaded to the LCD controller, now
     \star set the inactive buffer to active buffer.
    LCDC_SetPanelAddr(LCD, kLCDC_UpperPanel, (uint32_t)(s_frameBufs[
  s_inactiveBufsIdx]));
    s_frameAddrUpdated = false;
    s_inactiveBufsIdx ^= 1U;
```

#### 26.2.2 Hardware cursor

This example shows how to show a 32x32 pixel cursor and change its position.

lcdc\_cursor\_config\_t cursorConfig;

```
int32_t cursorPosX = 0;
int32_t cursorPosY = 0;
/* Init the LCD here. */
// ....
/* Setup the Cursor. */
LCDC_CursorGetDefaultConfig(&cursorConfig);
cursorConfig.size = kLCDC_CursorSize32;
cursorConfig.syncMode = kLCDC_CursorSync;
cursorConfig.image[0] = (uint32_t *)cursor32Img0;
LCDC_SetCursorConfig(LCD, &cursorConfig);
LCDC_ChooseCursor(LCD, 0);
LCDC_SetCursorPosition(LCD, 0, 0);
LCDC_EnableCursor(LCD, true);
while (1)
    // Do something else here
    // Update cursorPosX and cursorPosY
    LCDC_SetCursorPosition(LCD, cursorPosX, cursorPosY);
```

# **Data Structures**

• struct lcdc\_config\_t

LCD configuration structure. More...

struct lcdc\_cursor\_palette\_t

LCD hardware cursor palette. More...

struct lcdc\_cursor\_config\_t

LCD hardware cursor configuration structure. More...

### **Macros**

- #define LCDC\_CURSOR\_COUNT 4
  - How many hardware cursors supports.
- #define LCDC\_CURSOR\_IMG\_BPP 2
  - LCD cursor image bits per pixel.
- #define LCDC\_CURSOR\_IMG\_32X32\_WORDS (32 \* 32 \* LCDC\_CURSOR\_IMG\_BPP / (8 \* sizeof(uint32\_t)))
  - LCD 32x32 cursor image size in word(32-bit).
- #define LCDC\_CURSOR\_IMG\_64X64\_WORDS (64 \* 64 \* LCDC\_CURSOR\_IMG\_BPP / (8 \* sizeof(uint32\_t)))

LCD 64x64 cursor image size in word(32-bit).

• #define LCDC\_PALETTE\_SIZE\_WORDS (ARRAY\_SIZE(((LCD\_Type \*)0)->PAL))

LCD palette size in words(32-bit).

### Typical use case

### **Enumerations**

```
• enum _lcdc_polarity_flags {
 kLCDC_InvertVsyncPolarity = LCD_POL_IVS_MASK,
 kLCDC InvertHsyncPolarity = LCD POL IHS MASK,
 kLCDC InvertClkPolarity = LCD_POL_IPC_MASK,
 kLCDC InvertDePolarity = LCD POL IOE MASK }
    LCD sigal polarity flags.
enum lcdc_bpp_t {
 kLCDC_1BPP = 0U,
 kLCDC_2BPP = 1U,
 kLCDC_4BPP = 2U,
 kLCDC 8BPP = 3U,
 kLCDC_16BPP = 4U,
 kLCDC_24BPP = 5U,
 kLCDC 16BPP565 = 6U,
 kLCDC 12BPP = 7U
    LCD bits per pixel.
enum lcdc_display_t {
 kLCDC DisplayTFT = LCD CTRL LCDTFT MASK,
 kLCDC_DisplaySingleMonoSTN4Bit = LCD_CTRL_LCDBW_MASK,
 kLCDC_DisplaySingleMonoSTN8Bit,
 kLCDC_DisplayDualMonoSTN4Bit,
 kLCDC DisplayDualMonoSTN8Bit,
 kLCDC DisplaySingleColorSTN8Bit = 0U,
 kLCDC_DisplayDualColorSTN8Bit = LCD_CTRL_LCDDUAL_MASK }
    The types of display panel.
enum lcdc_data_format_t {
 kLCDC_LittleEndian = 0U,
 kLCDC BigEndian = LCD CTRL BEPO MASK | LCD CTRL BEBO MASK,
 kLCDC_WinCeMode = LCD_CTRL_BEPO_MASK }
    LCD panel buffer data format.
enum lcdc_vertical_compare_interrupt_mode_t {
 kLCDC_StartOfVsync,
 kLCDC_StartOfBackPorch,
 kLCDC_StartOfActiveVideo,
 kLCDC StartOfFrontPorch }
    LCD vertical compare interrupt mode.
enum _lcdc_interrupts {
 kLCDC_CursorInterrupt = LCD_CRSR_INTMSK_CRSRIM_MASK,
 kLCDC_FifoUnderflowInterrupt = LCD_INTMSK_FUFIM_MASK,
 kLCDC_BaseAddrUpdateInterrupt = LCD_INTMSK_LNBUIM_MASK,
 kLCDC_VerticalCompareInterrupt = LCD_INTMSK_VCOMPIM_MASK,
 kLCDC_AhbErrorInterrupt = LCD_INTMSK_BERIM_MASK }
    LCD interrupts.
enum lcdc_panel_t {
 kLCDC UpperPanel,
```

```
kLCDC LowerPanel }
         LCD panel frame.
    enum lcdc_cursor_size_t {
      kLCDC CursorSize32.
      kLCDC_CursorSize64 }
         LCD hardware cursor size.
   enum lcdc_cursor_sync_mode_t {
      kLCDC_CursorAsync,
      kLCDC_CursorSync }
         LCD hardware cursor frame synchronization mode.
Variables
    uint32_t lcdc_config_t::panelClock_Hz
         Panel clock in Hz.
    • uint16 t lcdc config t::ppl
         Pixels per line, it must could be divided by 16.
   • uint8_t lcdc_config_t::hsw
         HSYNC pulse width.
    • uint8 t lcdc config t::hfp
         Horizontal front porch.
    uint8_t lcdc_config_t::hbp
         Horizontal back porch.
   • uint16_t lcdc_config_t::lpp
         Lines per panal.
    uint8_t lcdc_config_t::vsw
         VSYNC pulse width.
    • uint8_t lcdc_config_t::vfp
         Vrtical front porch.
    uint8_t lcdc_config_t::vbp
         Vertical back porch.

    uint8_t lcdc_config_t::acBiasFreq

         The number of line clocks between AC bias pin toggling.

    uint16_t lcdc_config_t::polarityFlags

         OR'ed value of <u>lcdc_polarity_flags</u>, used to contol the signal polarity.
    • bool lcdc_config_t::enableLineEnd
         Enable line end or not, the line end is a positive pulse with 4 panel clock.

    uint8 t lcdc config t::lineEndDelay

         The panel clocks between the last pixel of line and the start of line end.
    • uint32_t lcdc_config_t::upperPanelAddr
         LCD upper panel base address, must be double-word(64-bit) align.
    • uint32_t lcdc_config_t::lowerPanelAddr
         LCD lower panel base address, must be double-word(64-bit) align.
    lcdc_bpp_t lcdc_config_t::bpp
         LCD bits per pixel.
   • lcdc data format t lcdc config t::dataFormat
         Data format.
    • bool lcdc_config_t::swapRedBlue
         Set true to use BGR format, set false to choose RGB format.
    • lcdc display t lcdc config t::display
```

#### SDK API Reference Manual v2.0.0

The display type.

### Typical use case

• uint8\_t lcdc\_cursor\_palette\_t::red

Red color component.

• uint8\_t lcdc\_cursor\_palette\_t::green

Red color component.

• uint8\_t lcdc\_cursor\_palette\_t::blue

Red color component.

• lcdc\_cursor\_size\_t lcdc\_cursor\_config\_t::size

Cursor size.

lcdc\_cursor\_sync\_mode\_t lcdc\_cursor\_config\_t::syncMode

Cursor synchronization mode.

• lcdc\_cursor\_palette\_t lcdc\_cursor\_config\_t::palette0

Cursor palette 0.

lcdc\_cursor\_palette\_t lcdc\_cursor\_config\_t::palette1

Cursor palette 1.

• uint32\_t \* lcdc\_cursor\_config\_t::image [LCDC\_CURSOR\_COUNT]

Pointer to cursor image data.

### **Driver version**

• #define LPC\_LCDC\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) LCDC driver version 2.0.0.

### Initialization and Deinitialization

- status\_t LCDC\_Init (LCD\_Type \*base, const lcdc\_config\_t \*config, uint32\_t srcClock\_Hz)

  Initialize the LCD module.
- void LCDC\_Deinit (LCD\_Type \*base)

Deinitialize the LCD module.

• void LCDC\_GetDefaultConfig (lcdc\_config\_t \*config)

Gets default pre-defined settings for initial configuration.

# Start and stop

• static void LCDC Start (LCD Type \*base)

Start to output LCD timing signal.

• static void LCDC\_Stop (LCD\_Type \*base)

Stop the LCD timing signal.

• static void LCDC\_PowerUp (LCD\_Type \*base)

Power up the LCD and output the pixel signal.

• static void LCDC\_PowerDown (LCD\_Type \*base)

Power down the LCD and disable the output pixel signal.

### LCD control

- void LCDC\_SetPanelAddr (LCD\_Type \*base, lcdc\_panel\_t panel, uint32\_t addr)

  Sets panel frame base address.
- void LCDC\_SetPalette (LCD\_Type \*base, const uint32\_t \*palette, uint8\_t count\_words) Sets palette.

## Interrupts

static void LCDC\_SetVerticalInterruptMode (LCD\_Type \*base, lcdc\_vertical\_compare\_interrupt\_mode\_t mode)

*Sets the vertical compare interrupt mode.* 

• void LCDC\_EnableInterrupts (LCD\_Type \*base, uint32\_t mask)

Enable LCD interrupts.

• void LCDC\_DisableInterrupts (LCD\_Type \*base, uint32\_t mask)

Disable LCD interrupts.

• uint32\_t LCDC\_GetInterruptsPendingStatus (LCD\_Type \*base)

Get LCD interrupt pending status.

• uint32\_t LCDC\_GetEnabledInterruptsPendingStatus (LCD\_Type \*base)

Get LCD enabled interrupt pending status.

• void LCDC\_ClearInterruptsStatus (LCD\_Type \*base, uint32\_t mask)

Clear LCD interrupts pending status.

### Hardware cursor

- void LCDC\_SetCursorConfig (LCD\_Type \*base, const lcdc\_cursor\_config\_t \*config) Set the hardware cursor configuration.
- void LCDC\_CursorGetDefaultConfig (lcdc\_cursor\_config\_t \*config)

*Get the hardware cursor default configuration.* 

• static void LCDC\_EnableCursor (LCD\_Type \*base, bool enable)

Enable or disable the cursor.

• static void LCDC\_ChooseCursor (LCD\_Type \*base, uint8\_t index)

Choose which cursor to display.

- void LCDC\_SetCursorPosition (LCD\_Type \*base, int32\_t positionX, int32\_t positionY) Set the position of cursor.
- void LCDC\_SetCursorImage (LCD\_Type \*base, lcdc\_cursor\_size\_t size, uint8\_t index, const uint32 t \*image)

Set the cursor image.

### 26.3 Data Structure Documentation

## 26.3.1 struct lcdc\_config\_t

### **Data Fields**

• uint32\_t panelClock\_Hz

Panel clock in Hz.

• uint16\_t ppl

Pixels per line, it must could be divided by 16.

uint8\_t hsw

HSYNC pulse width.

• uint8\_t hfp

Horizontal front porch.

• uint8\_t hbp

Horizontal back porch.

• uint16\_t lpp

Lines per panal.

SDK API Reference Manual v2.0.0

#### **Data Structure Documentation**

• uint8 t vsw

VSYNC pulse width.

• uint8\_t vfp

Vrtical front porch.

• uint8\_t vbp

Vertical back porch.

• uint8\_t acBiasFreq

The number of line clocks between AC bias pin toggling.

• uint16\_t polarityFlags

*OR'ed value of* <u>lcdc\_polarity\_flags</u>, used to contol the signal polarity.

bool enableLineEnd

Enable line end or not, the line end is a positive pulse with 4 panel clock.

• uint8 t lineEndDelay

The panel clocks between the last pixel of line and the start of line end.

• uint32\_t upperPanelAddr

LCD upper panel base address, must be double-word(64-bit) align.

uint32\_t lowerPanelAddr

LCD lower panel base address, must be double-word(64-bit) align.

lcdc\_bpp\_t bpp

LCD bits per pixel.

lcdc\_data\_format\_t dataFormat

Data format.

• bool swapRedBlue

Set true to use BGR format, set false to choose RGB format.

lcdc\_display\_t display

The display type.

# 26.3.2 struct lcdc\_cursor\_palette\_t

### **Data Fields**

• uint8 t red

Red color component.

• uint8\_t green

Red color component.

• uint8\_t blue

Red color component.

# 26.3.3 struct lcdc\_cursor\_config\_t

### **Data Fields**

• lcdc\_cursor\_size\_t size

Cursor size.

• lcdc cursor sync mode t syncMode

Cursor synchronization mode.

• lcdc\_cursor\_palette\_t palette0

### **Enumeration Type Documentation**

Cursor palette 0.

lcdc\_cursor\_palette\_t palette1

Cursor palette 1.

• uint32\_t \* image [LCDC\_CURSOR\_COUNT]

Pointer to cursor image data.

### 26.4 Macro Definition Documentation

26.4.1 #define LPC LCDC DRIVER VERSION (MAKE\_VERSION(2, 0, 0))

- 26.4.2 #define LCDC CURSOR COUNT 4
- 26.4.3 #define LCDC\_CURSOR\_IMG\_BPP 2
- 26.4.4 #define LCDC\_CURSOR\_IMG\_32X32\_WORDS (32 \* 32 \* LCDC\_CURSOR\_IMG\_BPP / (8 \* sizeof(uint32 t)))
- 26.4.5 #define LCDC\_CURSOR\_IMG\_64X64\_WORDS (64 \* 64 \* LCDC\_CURSOR\_IMG\_BPP / (8 \* sizeof(uint32 t)))
- 26.4.6 #define LCDC\_PALETTE\_SIZE\_WORDS (ARRAY\_SIZE(((LCD\_Type \*)0)->PAL))

## 26.5 Enumeration Type Documentation

### 26.5.1 enum \_lcdc\_polarity\_flags

### Enumerator

kLCDC InvertVsyncPolarity Invert the VSYNC polarity, set to active low.

**kLCDC** InvertHsyncPolarity Invert the HSYNC polarity, set to active low.

**kLCDC\_InvertClkPolarity** Invert the panel clock polarity, set to drive data on falling edge.

kLCDC\_InvertDePolarity Invert the data enable (DE) polarity, set to active low.

# 26.5.2 enum lcdc\_bpp\_t

### Enumerator

*kLCDC\_1BPP* 1 bpp.

*kLCDC\_2BPP* 2 bpp.

*kLCDC\_4BPP* 4 bpp.

*kLCDC\_8BPP* 8 bpp.

**kLCDC\_16BPP** 16 bpp.

#### SDK API Reference Manual v2.0.0

### **Enumeration Type Documentation**

```
kLCDC_24BPP 24 bpp, TFT panel only. kLCDC_16BPP565 16 bpp, 5:6:5 mode. kLCDC_12BPP 12 bpp, 4:4:4 mode.
```

### 26.5.3 enum lcdc\_display\_t

#### Enumerator

```
    kLCDC_DisplayTFT Active matrix TFT panels with up to 24-bit bus interface.
    kLCDC_DisplaySingleMonoSTN4Bit Single-panel monochrome STN (4-bit bus interface).
    kLCDC_DisplaySingleMonoSTN4Bit Single-panel monochrome STN (8-bit bus interface).
    kLCDC_DisplayDualMonoSTN4Bit Dual-panel monochrome STN (8-bit bus interface).
    kLCDC_DisplaySingleColorSTN8Bit Single-panel color STN (8-bit bus interface).
    kLCDC_DisplayDualColorSTN8Bit Dual-panel coor STN (8-bit bus interface).
```

### 26.5.4 enum lcdc\_data\_format\_t

#### Enumerator

```
kLCDC_LittleEndian Little endian byte, little endian pixel.kLCDC_BigEndian Big endian byte, big endian pixel.kLCDC WinCeMode little-endian byte, big-endian pixel for Windows CE mode.
```

# 26.5.5 enum lcdc\_vertical\_compare\_interrupt\_mode\_t

#### Enumerator

```
    kLCDC_StartOfVsync Generate vertical compare interrupt at start of VSYNC.
    kLCDC_StartOfBackPorch Generate vertical compare interrupt at start of back porch.
    kLCDC_StartOfActiveVideo Generate vertical compare interrupt at start of active video.
    kLCDC_StartOfFrontPorch Generate vertical compare interrupt at start of front porch.
```

# 26.5.6 enum \_lcdc\_interrupts

### Enumerator

```
    kLCDC_CursorInterrupt Cursor image read finished interrupt.
    kLCDC_FifoUnderflowInterrupt FIFO underflow interrupt.
    kLCDC_BaseAddrUpdateInterrupt Panel frame base address update interrupt.
    kLCDC_VerticalCompareInterrupt Vertical compare interrupt.
    kLCDC_AhbErrorInterrupt AHB master error interrupt.
```

#### SDK API Reference Manual v2.0.0

# 26.5.7 enum lcdc\_panel\_t

#### Enumerator

**kLCDC\_UpperPanel** Upper panel frame. **kLCDC\_LowerPanel** Lower panel frame.

### 26.5.8 enum lcdc\_cursor\_size\_t

### Enumerator

kLCDC\_CursorSize32 32x32 pixel cursor.kLCDC\_CursorSize64 64x64 pixel cursor.

# 26.5.9 enum lcdc\_cursor\_sync\_mode\_t

#### Enumerator

*kLCDC\_CursorSync* Cursor change will be displayed immediately. *kLCDC\_CursorSync* Cursor change will be displayed in next frame.

### 26.6 Function Documentation

# 26.6.1 status\_t LCDC\_Init ( LCD\_Type \* base, const lcdc\_config\_t \* config, uint32 t srcClock\_Hz )

#### **Parameters**

| base        | LCD peripheral base address.                              |
|-------------|-----------------------------------------------------------|
| config      | Pointer to configuration structure, see to lcdc_config_t. |
| srcClock_Hz | The LCD input clock (LCDCLK) frequency in Hz.             |

### Return values

| kStatus_Success         | LCD is initialized successfully.                |
|-------------------------|-------------------------------------------------|
| kStatus_InvalidArgument | Initlialize failed because of invalid argument. |

# 26.6.2 void LCDC\_Deinit ( LCD\_Type \* base )

#### **Parameters**

base LCD peripheral base address.

## 26.6.3 void LCDC\_GetDefaultConfig ( lcdc\_config\_t \* config )

This function initializes the configuration structure. The default values are:

```
config->panelClock_Hz = 0U;
config->ppl = 0U;
config->hsw = 0U;
config->hfp = 0U;
config->hbp = OU;
config->lpp = 0U;
config->vsw = 0U;
config->vfp = 0U;
config->vbp = OU;
config->acBiasFreq = 1U;
config->polarityFlags = 0U;
config->enableLineEnd = false;
config->lineEndDelay = 0U;
config->upperPanelAddr = 0U;
config->lowerPanelAddr = 0U;
config->bpp = kLCDC_1BPP;
config->dataFormat = kLCDC_LittleEndian;
config->swapRedBlue = false;
config->display = kLCDC_DisplayTFT;
```

#### **Parameters**

config Pointer to configuration structure.

# 26.6.4 static void LCDC\_Start ( LCD\_Type \* base ) [inline], [static]

The LCD power up sequence should be:

- 1. Apply power to LCD, here all output signals are held low.
- 2. When LCD power stablized, call LCDC\_Start to output the timing signals.
- 3. Apply contrast voltage to LCD panel. Delay if the display requires.
- 4. Call LCDC\_PowerUp.

Parameters

| base | LCD peripheral base address. |
|------|------------------------------|

### 26.6.5 static void LCDC\_Stop ( LCD\_Type \* base ) [inline], [static]

The LCD power down sequence should be:

- 1. Call LCDC\_PowerDown.
- 2. Delay if the display requires. Disable contrast voltage to LCD panel.
- 3. Call LCDC\_Stop to disable the timing signals.
- 4. Disable power to LCD.

### **Parameters**

| base   | LCD peripheral base address.     |
|--------|----------------------------------|
| 0 6.50 | 200 periprotuit susse unustassi. |

### 26.6.6 static void LCDC\_PowerUp ( LCD\_Type \* base ) [inline], [static]

### **Parameters**

| base | LCD peripheral base address. |
|------|------------------------------|

### 26.6.7 static void LCDC\_PowerDown ( LCD\_Type \* base ) [inline], [static]

### **Parameters**

| base | LCD peripheral base address. |
|------|------------------------------|
|------|------------------------------|

### 26.6.8 void LCDC\_SetPanelAddr ( LCD\_Type \* base, lcdc\_panel\_t panel, uint32\_t addr )

### **Parameters**

| base  | LCD peripheral base address.                            |
|-------|---------------------------------------------------------|
| panel | Which panel to set.                                     |
| addr  | Frame base address, must be doubleword(64-bit) aligned. |

SDK API Reference Manual v2.0.0 **NXP Semiconductors** 365

26.6.9 void LCDC\_SetPalette ( LCD\_Type \* base, const uint32\_t \* palette, uint8\_t count\_words )

### **Parameters**

| base    | LCD peripheral base address.                                                                               |
|---------|------------------------------------------------------------------------------------------------------------|
| palette | Pointer to the palette array.                                                                              |
|         | Length of the palette array to set (how many words), it should not be larger than LCDC_PALETTE_SIZE_WORDS. |

# 26.6.10 static void LCDC\_SetVerticalInterruptMode ( LCD\_Type \* base, lcdc\_vertical\_compare\_interrupt\_mode\_t mode ) [inline], [static]

### **Parameters**

| base | LCD peripheral base address.         |
|------|--------------------------------------|
| mode | The vertical compare interrupt mode. |

### 26.6.11 void LCDC\_EnableInterrupts ( LCD\_Type \* base, uint32\_t mask )

Example to enable LCD base address update interrupt and vertical compare interrupt:

### **Parameters**

| base | LCD peripheral base address.                                 |
|------|--------------------------------------------------------------|
| mask | Interrupts to enable, it is OR'ed value of _lcdc_interrupts. |

### 26.6.12 void LCDC\_DisableInterrupts ( LCD\_Type \* base, uint32\_t mask )

Example to disable LCD base address update interrupt and vertical compare interrupt:

### **Parameters**

| base | LCD peripheral base address.                                  |
|------|---------------------------------------------------------------|
| mask | Interrupts to disable, it is OR'ed value of _lcdc_interrupts. |

### 26.6.13 uint32\_t LCDC\_GetInterruptsPendingStatus ( LCD\_Type \* base )

### Example:

```
uint32_t status;
status = LCDC_GetInterruptsPendingStatus(LCD);
if (kLCDC_BaseAddrUpdateInterrupt & status)
{
    // LCD base address update interrupt occurred.}

if (kLCDC_VerticalCompareInterrupt & status)
{
    // LCD vertical compare interrupt occurred.
}
```

### **Parameters**

| base LCD peripheral base address |  |
|----------------------------------|--|
|----------------------------------|--|

### Returns

Interrupts pending status, it is OR'ed value of <u>lcdc\_interrupts</u>.

### 26.6.14 uint32\_t LCDC\_GetEnabledInterruptsPendingStatus ( LCD\_Type \* base )

This function is similar with LCDC\_GetInterruptsPendingStatus, the only difference is, this function only returns the pending status of the interrupts that have been enabled using LCDC\_EnableInterrupts.

### **Parameters**

| base | LCD peripheral base address. |
|------|------------------------------|
|------|------------------------------|

### Returns

Interrupts pending status, it is OR'ed value of <u>lcdc\_interrupts</u>.

### 26.6.15 void LCDC\_ClearInterruptsStatus ( LCD\_Type \* base, uint32\_t mask )

Example to clear LCD base address update interrupt and vertical compare interrupt pending status:

### **Parameters**

| base | LCD peripheral base address.                                  |
|------|---------------------------------------------------------------|
| mask | Interrupts to disable, it is OR'ed value of _lcdc_interrupts. |

# 26.6.16 void LCDC\_SetCursorConfig ( LCD\_Type \* base, const lcdc\_cursor\_config\_t \* config )

This function should be called before enabling the hardware cursor. It supports initializing multiple cursor images at a time when using 32x32 pixels cursor.

### For example:

```
uint32_t cursor0Img[LCDC_CURSOR_IMG_32X32_WORDS] = {...};
uint32_t cursor2Img[LCDC_CURSOR_IMG_32X32_WORDS] = {...};
lcdc_cursor_config_t cursorConfig;

LCDC_CursorGetDefaultConfig(&cursorConfig);

cursorConfig.image[0] = cursor0Img;
cursorConfig.image[2] = cursor2Img;

LCDC_SetCursorConfig(LCD, &cursorConfig);

LCDC_SetCursorConfig(LCD, 0);

LCDC_ChooseCursor(LCD, 0);

LCDC_SetCursorPosition(LCD, 0, 0);

LCDC_EnableCursor(LCD);
```

In this example, cursor 0 and cursor 2 image data are initialized, but cursor 1 and cursor 3 image data are not initialized because image[1] and image[2] are all NULL. With this, application could initialize all cursor images it will use at the beginning and call LCDC\_SetCursorImage directly to display the one which it needs.

Parameters

SDK API Reference Manual v2.0.0

| base   | LCD peripheral base address.                            |
|--------|---------------------------------------------------------|
| config | Pointer to the hardware cursor configuration structure. |

### 26.6.17 void LCDC\_CursorGetDefaultConfig ( lcdc\_cursor\_config\_t \* config )

The default configuration values are:

```
config->size = kLCDC_CursorSize32;
config->syncMode = kLCDC_CursorAsync;
config->palette0.red = 0U;
config->palette0.green = 0U;
config->palette0.blue = 0U;
config->palette1.red = 255U;
config->palette1.green = 255U;
config->palette1.blue = 255U;
config->image[0] = (uint32_t *)0;
config->image[2] = (uint32_t *)0;
config->image[3] = (uint32_t *)0;
```

### **Parameters**

| config Pointer to the hardware cursor configuration structure. |  |
|----------------------------------------------------------------|--|
|----------------------------------------------------------------|--|

# 26.6.18 static void LCDC\_EnableCursor ( LCD\_Type \* base, bool enable ) [inline], [static]

### **Parameters**

| base   | LCD peripheral base address.      |
|--------|-----------------------------------|
| enable | True to enable, false to disable. |

# 26.6.19 static void LCDC\_ChooseCursor ( LCD\_Type \* base, uint8\_t index ) [inline], [static]

When using 32x32 cursor, the number of cursors supports is LCDC\_CURSOR\_COUNT. When using 64x64 cursor, the LCD only supports one cursor. This function selects which cursor to display when using 32x32 cursor. When synchronization mode is kLCDC\_CursorSync, the change effects in the next frame. When synchronization mode is \* kLCDC\_CursorAsync, change effects immediately.

### **Parameters**

| base  | LCD peripheral base address.    |
|-------|---------------------------------|
| index | Index of the cursor to display. |

### Note

The function LCDC\_SetCursorPosition must be called after this function to show the new cursor.

# 26.6.20 void LCDC\_SetCursorPosition ( LCD\_Type \* base, int32\_t positionX, int32\_t positionY )

When synchronization mode is kLCDC\_CursorSync, position change effects in the next frame. When synchronization mode is kLCDC\_CursorAsync, position change effects immediately.

### **Parameters**

| base      | LCD peripheral base address.                         |
|-----------|------------------------------------------------------|
| positionX | X ordinate of the cursor top-left measured in pixels |
| positionY | Y ordinate of the cursor top-left measured in pixels |

# 26.6.21 void LCDC\_SetCursorImage ( LCD\_Type \* base, lcdc\_cursor\_size\_t size, uint8 t index, const uint32 t \* image )

The interrupt kLCDC\_CursorInterrupt indicates that last cursor pixel is displayed. When the hardware cursor is enabled,

### **Parameters**

| base  | LCD peripheral base address.                                                                                                                                                                |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| size  | The cursor size.                                                                                                                                                                            |
| index | Index of the cursor to set when using 32x32 cursor.                                                                                                                                         |
| image | Pointer to the cursor image. When using 32x32 cursor, the image size should be L-CDC_CURSOR_IMG_32X32_WORDS. When using 64x64 cursor, the image size should be LCDC_CURSOR_IMG_64X64_WORDS. |

### Variable Documentation

- 26.7 Variable Documentation
- 26.7.1 uint32\_t lcdc\_config\_t::panelClock\_Hz
- 26.7.2 uint16\_t lcdc\_config\_t::ppl
- 26.7.3 uint8\_t lcdc\_config\_t::hsw
- 26.7.4 uint8\_t lcdc\_config\_t::hfp
- 26.7.5 uint8\_t lcdc\_config\_t::hbp
- 26.7.6 uint16\_t lcdc\_config\_t::lpp
- 26.7.7 uint8\_t lcdc\_config\_t::vsw
- 26.7.8 uint8\_t lcdc\_config\_t::vfp
- 26.7.9 uint8 t lcdc config t::vbp
- 26.7.10 uint8\_t lcdc\_config\_t::acBiasFreq

Only used for STN display.

### **Variable Documentation**

- 26.7.11 uint16 t lcdc config t::polarityFlags
- 26.7.12 bool lcdc\_config\_t::enableLineEnd
- 26.7.13 uint8\_t lcdc\_config\_t::lineEndDelay
- 26.7.14 uint32 t lcdc config t::upperPanelAddr
- 26.7.15 uint32\_t lcdc\_config\_t::lowerPanelAddr
- 26.7.16 lcdc\_bpp\_t lcdc config t::bpp
- 26.7.17 lcdc\_data\_format\_t lcdc\_config\_t::dataFormat
- 26.7.18 bool lcdc config t::swapRedBlue
- 26.7.19 lcdc\_display\_t lcdc\_config\_t::display
- 26.7.20 uint8 t lcdc cursor palette t::red
- 26.7.21 uint8\_t lcdc\_cursor\_palette\_t::green
- 26.7.22 uint8 t lcdc cursor palette t::blue
- 26.7.23 lcdc\_cursor\_size\_t lcdc\_cursor\_config\_t::size
- 26.7.24 lcdc\_cursor\_sync\_mode\_t lcdc\_cursor\_config\_t::syncMode
- 26.7.25 lcdc\_cursor\_palette\_t lcdc\_cursor\_config\_t::palette0
- 26.7.26 lcdc\_cursor\_palette\_t lcdc cursor config t::palette1
- 26.7.27 uint32\_t\* lcdc\_cursor\_config\_t::image[LCDC\_CURSOR\_COUNT]

**Variable Documentation** 

### Chapter 27

### MCAN: Controller Area Network Driver

### 27.1 Overview

The KSDK provides a peripheral driver for the Flex Controller Area Network (FlexCAN) module of Kinetis devices.

### **Data Structures**

```
• struct mcan_tx_buffer_frame_t
```

MCAN Tx Buffer structure. More...

• struct mcan\_rx\_buffer\_frame\_t

MCAN Rx FIFO/Buffer structure. More...

• struct mcan\_rx\_fifo\_config\_t

MCAN Rx FIFO configuration. More...

struct mcan\_rx\_buffer\_config\_t

MCAN Rx Buffer configuration, More...

• struct mcan\_tx\_fifo\_config\_t

MCAN Tx Event FIFO configuration. More...

• struct mcan\_tx\_buffer\_config\_t

MCAN Tx Buffer configuration. More...

• struct mcan\_std\_filter\_element\_config\_t

MCAN Standard Message ID Filter Element. More...

• struct mcan\_ext\_filter\_element\_config\_t

MCAN Extended Message ID Filter Element. More...

• struct mcan\_frame\_filter\_config\_t

MCAN Rx filter configuration. More...

struct mcan\_config\_t

MCAN module configuration structure. More...

• struct mcan\_timing\_config\_t

MCAN protocol timing characteristic configuration structure. More...

• struct mcan\_buffer\_transfer\_t

MCAN Buffer transfer. More...

struct mcan\_fifo\_transfer\_t

MCAN Rx FIFO transfer. More...

struct mcan handle t

MCAN handle structure. More...

### **Typedefs**

• typedef void(\* mcan\_transfer\_callback\_t )(CAN\_Type \*base, mcan\_handle\_t \*handle, status\_t status, uint32\_t result, void \*userData)

MCAN transfer callback function.

### Overview

### **Enumerations**

```
enum _mcan_status {
 kStatus MCAN TxBusy = MAKE STATUS(kStatusGroup MCAN, 0),
 kStatus MCAN TxIdle = MAKE STATUS(kStatusGroup MCAN, 1),
 kStatus_MCAN_RxBusy = MAKE_STATUS(kStatusGroup_MCAN, 2),
 kStatus MCAN RxIdle = MAKE STATUS(kStatusGroup MCAN, 3),
 kStatus_MCAN_RxFifo0New = MAKE_STATUS(kStatusGroup_MCAN, 4),
 kStatus_MCAN_RxFifo0Idle = MAKE_STATUS(kStatusGroup_MCAN, 5),
 kStatus_MCAN_RxFifo0Watermark = MAKE_STATUS(kStatusGroup_MCAN, 6),
 kStatus_MCAN_RxFifo0Full = MAKE_STATUS(kStatusGroup_MCAN, 7),
 kStatus MCAN RxFifo0Lost = MAKE STATUS(kStatusGroup MCAN, 8),
 kStatus_MCAN_RxFifo1New = MAKE_STATUS(kStatusGroup_MCAN, 9),
 kStatus_MCAN_RxFifo1Idle = MAKE_STATUS(kStatusGroup_MCAN, 10),
 kStatus MCAN RxFifo1Watermark = MAKE STATUS(kStatusGroup MCAN, 11),
 kStatus_MCAN_RxFifo1Full = MAKE_STATUS(kStatusGroup_MCAN, 12),
 kStatus_MCAN_RxFifo1Lost = MAKE_STATUS(kStatusGroup_MCAN, 13),
 kStatus_MCAN_RxFifo0Busy = MAKE_STATUS(kStatusGroup_MCAN, 14),
 kStatus MCAN RxFifo1Busy = MAKE STATUS(kStatusGroup MCAN, 15),
 kStatus MCAN ErrorStatus = MAKE STATUS(kStatusGroup MCAN, 16),
 kStatus MCAN UnHandled = MAKE STATUS(kStatusGroup MCAN, 17) }
   MCAN transfer status.
enum _mcan_flags {
 kMCAN AccesstoRsvdFlag = CAN IR ARA MASK,
 kMCAN_ProtocolErrDIntFlag = CAN_IR_PED_MASK,
 kMCAN_ProtocolErrAIntFlag = CAN_IR_PEA_MASK,
 kMCAN BusOffIntFlag = CAN IR BO MASK,
 kMCAN ErrorWarningIntFlag = CAN IR EW MASK,
 kMCAN_ErrorPassiveIntFlag = CAN_IR_EP_MASK }
   MCAN status flags.
enum _mcan_rx_fifo_flags {
 kMCAN RxFifo0NewFlag = CAN IR RF0N MASK,
 kMCAN RxFifo0WatermarkFlag = CAN IR RF0W MASK,
 kMCAN_RxFifo0FullFlag = CAN_IR_RF0F_MASK,
 kMCAN_RxFifo0LostFlag = CAN_IR_RF0L_MASK,
 kMCAN RxFifo1NewFlag = CAN IR RF1N MASK,
 kMCAN RxFifo1WatermarkFlag = CAN IR RF1W MASK,
 kMCAN_RxFifo1FullFlag = CAN_IR_RF1F_MASK,
 kMCAN_RxFifo1LostFlag = CAN_IR_RF1L_MASK }
   MCAN Rx FIFO status flags.
enum _mcan_tx_flags {
```

```
kMCAN TxTransmitCompleteFlag = CAN IR TC MASK,
 kMCAN_TxTransmitCancelFinishFlag = CAN_IR_TCF_MASK,
 kMCAN_TxEventFifoLostFlag = CAN_IR_TEFL_MASK,
 kMCAN_TxEventFifoFullFlag = CAN_IR_TEFF_MASK,
 kMCAN TxEventFifoWatermarkFlag = CAN IR TEFW MASK,
 kMCAN TxEventFifoNewFlag = CAN IR TEFN MASK,
 kMCAN_TxEventFifoEmptyFlag = CAN_IR_TFE_MASK }
    MCAN Tx status flags.
enum _mcan_interrupt_enable {
 kMCAN BusOffInterruptEnable = CAN IE BOE MASK,
 kMCAN_ErrorInterruptEnable = CAN_IE_EPE_MASK,
 kMCAN_WarningInterruptEnable = CAN_IE_EWE_MASK }
    MCAN interrupt configuration structure, default settings all disabled.
enum mcan_frame_idformat_t {
 kMCAN FrameIDStandard = 0x0U,
 kMCAN FrameIDExtend = 0x1U }
    MCAN frame format.
enum mcan_frame_type_t {
 kMCAN FrameTypeData = 0x0U,
 kMCAN_FrameTypeRemote = 0x1U
    MCAN frame type.
enum mcan_bytes_in_datafield_t {
 kMCAN 8ByteDatafield = 0x0U,
 kMCAN 12ByteDatafield = 0x1U,
 kMCAN_16ByteDatafield = 0x2U,
 kMCAN_20ByteDatafield = 0x3U,
 kMCAN_24ByteDatafield = 0x4U,
 kMCAN 32ByteDatafield = 0x5U,
 kMCAN_48ByteDatafield = 0x6U,
 kMCAN_64ByteDatafield = 0x7U
    MCAN frame datafield size.
enum mcan_fifo_type_t {
 kMCAN_Fifo0 = 0x0U,
 kMCAN Fifo1 = 0x1U }
    MCAN Rx FIFO block number.
enum mcan_fifo_opmode_config_t {
 kMCAN_FifoBlocking = 0,
 kMCAN FifoOverwrite = 1 }
    MCAN FIFO Operation Mode.
enum mcan_txmode_config_t {
 kMCAN txFifo = 0,
 kMCAN_txQueue = 1 }
    MCAN Tx FIFO/Oueue Mode.
enum mcan_remote_frame_config_t {
 kMCAN filterFrame = 0,
 kMCAN_rejectFrame = 1 }
    MCAN remote frames treatment.
```

### Overview

```
• enum mcan nonmasking frame config t {
 kMCAN_acceptinFifo0 = 0,
 kMCAN acceptinFifo1 = 1,
 kMCAN_reject0 = 2,
 kMCAN reject1 = 3
    MCAN non-masking frames treatment.
enum mcan_fec_config_t {
 kMCAN_disable = 0,
 kMCAN storeinFifo0 = 1,
 kMCAN storeinFifo1 = 2,
 kMCAN_reject = 3,
 kMCAN_setprio = 4,
 kMCAN_setpriofifo0 = 5,
 kMCAN_setpriofifo1 = 6,
 kMCAN storeinbuffer = 7 }
    MCAN Filter Element Configuration.
enum mcan_filter_type_t {
 kMCAN range = 0,
 kMCAN_dual = 1,
 kMCAN_classic = 2,
 kMCAN disableORrange2 = 3 }
    MCAN Filter Type.
```

### **Driver version**

• #define MCAN\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) *MCAN driver version 2.0.0.* 

### Initialization and deinitialization

- void MCAN\_Init (CAN\_Type \*base, const mcan\_config\_t \*config, uint32\_t sourceClock\_Hz)

  Initializes a MCAN instance.
- void MCAN\_GetDefaultConfig (mcan\_config\_t \*config)

Gets the default configuration structure.

• void MCAN\_EnterNormalMode (CAN\_Type \*base)

MCAN enters normal mode.

### Configuration.

- static void MCAN\_SetMsgRAMBase (CAN\_Type \*base, uint32\_t value)

  Sets the MCAN Message RAM base address.
- static uint32\_t MCAN\_GetMsgRAMBase (CAN\_Type \*base)

Gets the MCAN Message RAM base address.

 void MCAN\_SetArbitrationTimingConfig (CAN\_Type \*base, const mcan\_timing\_config\_t \*config)

Sets the MCAN protocol arbitration phase timing characteristic.

• void MCAN\_SetDataTimingConfig (CAN\_Type \*base, const mcan\_timing\_config\_t \*config)

Sets the MCAN protocol data phase timing characteristic.

- void MCAN\_SetRxFifo0Config (CAN\_Type \*base, const mcan\_rx\_fifo\_config\_t \*config)

  Configures a MCAN receive fifo 0 buffer.
- void MCAN\_SetRxFifo1Config (CAN\_Type \*base, const mcan\_rx\_fifo\_config\_t \*config)

  Configures a MCAN receive fifo 1 buffer.
- void MCAN\_SetRxBufferConfig (CAN\_Type \*base, const mcan\_rx\_buffer\_config\_t \*config)

  Configures a MCAN receive buffer.
- void MCAN\_SetTxEventfifoConfig (CAN\_Type \*base, const mcan\_tx\_fifo\_config\_t \*config)

  Configures a MCAN transmit event fifo.
- void MCAN\_SetTxBufferConfig (CAN\_Type \*base, const mcan\_tx\_buffer\_config\_t \*config)

  Configures a MCAN transmit buffer.
- void MCAN\_SetFilterConfig (CAN\_Type \*base, const mcan\_frame\_filter\_config\_t \*config)

  Set filter configuration.
- void MCAN\_SetSTDFilterElement (CAN\_Type \*base, const mcan\_frame\_filter\_config\_t \*config, const mcan\_std\_filter\_element\_config\_t \*filter, uint8\_t idx)
- void MCAN\_SetEXTFilterElement (CAN\_Type \*base, const mcan\_frame\_filter\_config\_t \*config, const mcan\_ext\_filter\_element\_config\_t \*filter, uint8\_t idx)

  Set filter configuration.

### **Status**

Set filter configuration.

- static uint32\_t MCAN\_GetStatusFlag (CAN\_Type \*base, uint32\_t mask)

  Gets the MCAN module interrupt flags.
- static void MCAN\_ClearStatusFlag (CAN\_Type \*base, uint32\_t mask)

  Clears the MCAN module interrupt flags.
- static bool MCAN\_GetRxBufferStatusFlag (CAN\_Type \*base, uint8\_t idx)

  Gets the new data flag of specific Rx Buffer.
- static void MCAN\_ClearRxBufferStatusFlag (CAN\_Type \*base, uint8\_t idx)

  Clears the new data flag of specific Rx Buffer.

### Interrupts

- static void MCAN\_EnableInterrupts (CAN\_Type \*base, uint32\_t line, uint32\_t mask) Enables MCAN interrupts according to the provided interrupt line and mask.
- static void MCAN\_EnableTransmitBufferInterrupts (CAN\_Type \*base, uint8\_t idx) Enables MCAN Tx Buffer interrupts according to the provided index.
- static void MCAN\_DisableTransmitBufferInterrupts (CAN\_Type \*base, uint8\_t idx)

  Disables MCAN Tx Buffer interrupts according to the provided index.
- static void MCAN\_DisableInterrupts (CAN\_Type \*base, uint32\_t mask)

  Disables MCAN interrupts according to the provided mask.

### **Bus Operations**

- status\_t MCAN\_WriteTxBuffer (CAN\_Type \*base, uint8\_t idx, const mcan\_tx\_buffer\_frame\_t \*tx-Frame)
  - Writes a MCAN Message to the Transmit Buffer.
- status\_t MCAN\_ReadRxFifo (CAN\_Type \*base, uint8\_t fifoBlock, mcan\_rx\_buffer\_frame\_t \*rx-Frame)

Reads a MCAN Message from Rx FIFO.

### Overview

### **Transactional**

- static void MCAN\_TransmitAddRequest (CAN\_Type \*base, uint8\_t idx)
  - *Tx Buffer add request to send message out.*
- static void MCAN\_TransmitCancelRequest (CAN\_Type \*base, uint8\_t idx)
  - Tx Buffer cancel sending request.
- status\_t MCAN\_TransferSendBlocking (CAN\_Type \*base, uint8\_t idx, mcan\_tx\_buffer\_frame\_t \*txFrame)
  - Performs a polling send transaction on the CAN bus.
- status\_t MCAN\_TransferReceiveFifoBlocking (CAN\_Type \*base, uint8\_t fifoBlock, mcan\_rx\_-buffer\_frame\_t \*rxFrame)
  - Performs a polling receive transaction from Rx FIFO on the CAN bus.
- void MCAN\_TransferCreateHandle (CAN\_Type \*base, mcan\_handle\_t \*handle, mcan\_transfer\_callback\_t callback, void \*userData)
  - *Initializes the MCAN handle.*
- status\_t MCAN\_TransferSendNonBlocking (CAN\_Type \*base, mcan\_handle\_t \*handle, mcan\_buffer\_transfer\_t \*xfer)
  - Sends a message using IRQ.
- status\_t MCAN\_TransferReceiveFifoNonBlocking (CAN\_Type \*base, uint8\_t fifoBlock, mcan\_handle\_t \*handle, mcan\_fifo\_transfer\_t \*xfer)
  - Receives a message from Rx FIFO using IRQ.
- void MCAN\_TransferAbortSend (CAN\_Type \*base, mcan\_handle\_t \*handle, uint8\_t bufferIdx)

  Aborts the interrupt driven message send process.
- void MCAN\_TransferAbortReceiveFifo (CAN\_Type \*base, uint8\_t fifoBlock, mcan\_handle\_t \*handle)
  - Aborts the interrupt driven message receive from Rx FIFO process.
- void MCAN\_TransferHandleIRQ (CAN\_Type \*base, mcan\_handle\_t \*handle) MCAN IRQ handle function.

### 27.2 Data Structure Documentation

### 27.2.1 struct mcan tx buffer frame t

### 27.2.1.0.0.33 Field Documentation

- 27.2.1.0.0.33.1 uint32 t mcan tx buffer frame t::id
- 27.2.1.0.0.33.2 uint32 t mcan tx buffer frame t::rtr
- 27.2.1.0.0.33.3 uint32 t mcan tx buffer frame t::xtd
- 27.2.1.0.0.33.4 uint32\_t mcan\_tx\_buffer\_frame\_t::esi
- 27.2.1.0.0.33.5 uint32\_t mcan\_tx\_buffer\_frame\_t::dlc
- 27.2.1.0.0.33.6 uint32\_t mcan\_tx\_buffer\_frame\_t::brs
- 27.2.1.0.0.33.7 uint32 t mcan tx buffer frame t::fdf
- 27.2.1.0.0.33.8 uint32\_t mcan\_tx\_buffer\_frame\_t::\_\_pad1\_\_
- 27.2.1.0.0.33.9 uint32 t mcan tx buffer frame t::efc

### 27.2.2 struct mcan rx buffer frame t

### 27.2.2.0.0.34 Field Documentation

- 27.2.2.0.0.34.1 uint32 t mcan rx buffer frame t::id
- 27.2.2.0.0.34.2 uint32\_t mcan\_rx\_buffer\_frame\_t::rtr
- 27.2.2.0.0.34.3 uint32\_t mcan\_rx\_buffer\_frame\_t::xtd
- 27.2.2.0.0.34.4 uint32\_t mcan\_rx\_buffer\_frame\_t::esi
- 27.2.2.0.0.34.5 uint32 t mcan rx buffer frame t::rxts
- 27.2.2.0.0.34.6 uint32 t mcan rx buffer frame t::dlc
- 27.2.2.0.0.34.7 uint32 t mcan rx buffer frame t::brs
- 27.2.2.0.0.34.8 uint32 t mcan rx buffer frame t::fdf
- 27.2.2.0.0.34.9 uint32 t mcan rx buffer frame t:: pad0
- 27.2.2.0.0.34.10 uint32 t mcan rx buffer frame t::fidx
- 27.2.2.0.0.34.11 uint32\_t mcan\_rx\_buffer\_frame\_t::anmf

## 27.2.3 struct mcan\_rx\_fifo\_spanfig\_\_keference Manual v2.0.0

NXP Semiconductors 381

### Data Fields

### **Data Structure Documentation**

FIFOn start address.

• uint32 t elementSize

FIFOn element number.

• uint32\_t watermark

FIFOn watermark level.

• mcan\_fifo\_opmode\_config\_t opmode

FIFOn blocking/overwrite mode.

mcan\_bytes\_in\_datafield\_t datafieldSize

Data field size per frame, size>8 is for CANFD.

### 27.2.3.0.0.35 Field Documentation

27.2.3.0.0.35.1 uint32\_t mcan\_rx\_fifo\_config\_t::address

27.2.3.0.0.35.2 uint32\_t mcan\_rx\_fifo\_config\_t::elementSize

27.2.3.0.0.35.3 uint32 t mcan rx fifo config t::watermark

27.2.3.0.0.35.4 mcan fifo opmode config t mcan rx fifo config t::opmode

27.2.3.0.0.35.5 mcan\_bytes\_in\_datafield\_t mcan\_rx\_fifo\_config\_t::datafieldSize

### 27.2.4 struct mean rx buffer config t

### **Data Fields**

• uint32 t address

Rx Buffer start address.

• mcan\_bytes\_in\_datafield\_t datafieldSize

Data field size per frame, size>8 is for CANFD.

### 27.2.4.0.0.36 Field Documentation

27.2.4.0.0.36.1 uint32\_t mcan\_rx\_buffer\_config\_t::address

27.2.4.0.0.36.2 mcan\_bytes\_in\_datafield\_t mcan\_rx\_buffer\_config\_t::datafieldSize

### 27.2.5 struct mcan\_tx\_fifo\_config\_t

### **Data Fields**

• uint32 t address

Event fifo start address.

• uint32 t elementSize

FIFOn element number.

uint32\_t watermark

FIFOn watermark level.

# 27.2.5.0.0.37.1 uint32\_t mcan\_tx\_fifo\_config\_t::address 27.2.5.0.0.37.2 uint32 t mcan tx fifo config t::elementSize 27.2.5.0.0.37.3 uint32\_t mcan\_tx\_fifo\_config\_t::watermark 27.2.6 struct mean tx buffer config t **Data Fields** • uint32 t address Tx Buffers Start Address. • uint32 t dedicatedSize Number of Dedicated Transmit Buffers. • uint32\_t fqSize Transmit FIFO/Queue Size. • mcan txmode config t mode Tx FIFO/Queue Mode. • mcan\_bytes\_in\_datafield\_t datafieldSize Data field size per frame, size>8 is for CANFD. 27.2.6.0.0.38 Field Documentation 27.2.6.0.0.38.1 uint32\_t mcan\_tx\_buffer\_config\_t::address 27.2.6.0.0.38.2 uint32 t mcan tx buffer config t::dedicatedSize 27.2.6.0.0.38.3 uint32 t mcan tx buffer config t::fqSize 27.2.6.0.0.38.4 mcan txmode config t mcan tx buffer config t::mode 27.2.6.0.0.38.5 mcan\_bytes\_in\_datafield\_t mcan\_tx\_buffer\_config\_t::datafieldSize 27.2.7 struct mean std filter element config t

### **Data Fields**

```
uint32_t sfid2: 11
    Standard Filter ID 2.
uint32_t __pad0__: 5
    Reserved.
uint32_t sfid1: 11
    Standard Filter ID 1.
mcan_fec_config_t sfec: 3
    Standard Filter Element Configuration.
mcan_filter_type_t sft: 2
    Standard Filter Type/.
```

27.2.5.0.0.37 Field Documentation

SDK API Reference Manual v2.0.0

### **Data Structure Documentation**

# 27.2.7.0.0.39 Field Documentation 27.2.7.0.0.39.1 uint32\_t mcan\_std\_filter\_element\_config\_t::sfid2 27.2.7.0.0.39.2 uint32\_t mcan\_std\_filter\_element\_config\_t::\_pad0\_\_ 27.2.7.0.0.39.3 uint32\_t mcan\_std\_filter\_element\_config\_t::sfid1 27.2.7.0.0.39.4 mcan\_fec\_config\_t mcan\_std\_filter\_element\_config\_t::sfec 27.2.8 struct mcan\_ext\_filter\_element\_config\_t

### **Data Fields**

### 27.2.8.0.0.40 Field Documentation

```
27.2.8.0.0.40.1 uint32_t mcan_ext_filter_element_config_t::efid1

27.2.8.0.0.40.2 mcan_fec_config_t mcan_ext_filter_element_config_t::efec

27.2.8.0.0.40.3 uint32_t mcan_ext_filter_element_config_t::efid2

27.2.8.0.0.40.4 uint32_t mcan_ext_filter_element_config_t::__pad0__

27.2.8.0.0.40.5 mcan_filter_type_t mcan_ext_filter_element_config_t::eft

27.2.9 struct mcan frame filter config_t
```

### **Data Fields**

```
• uint32_t address
Filter start address.
```

• uint32\_t listSize

Filter list size.

mcan\_frame\_idformat\_t idFormat

Frame format.

• mcan\_remote\_frame\_config\_t remFrame

Remote frame treatment.

• mcan\_nonmasking\_frame\_config\_t nmFrame Non-masking frame treatment.

### 27.2.9.0.0.41 Field Documentation

27.2.9.0.0.41.1 uint32 t mcan frame filter config t::address

27.2.9.0.0.41.2 uint32\_t mcan\_frame\_filter\_config\_t::listSize

27.2.9.0.0.41.3 mcan\_frame\_idformat\_t mcan frame filter config t::idFormat

27.2.9.0.0.41.4 mcan\_remote\_frame\_config\_t mcan frame filter config\_t::remFrame

27.2.9.0.0.41.5 mcan\_nonmasking\_frame\_config\_t mcan\_frame\_filter\_config\_t::nmFrame

### 27.2.10 struct mcan\_config\_t

### **Data Fields**

• uint32\_t baudRateA

Baud rate of Arbitration phase in bps.

• uint32 t baudRateD

Baud rate of Data phase in bps.

bool enableCanfdNormal

Enable or Disable CANFD normal.

• bool enableCanfdSwitch

Enable or Disable CANFD with baudrate switch.

• bool enableLoopBackInt

Enable or Disable Internal Back.

• bool enableLoopBackExt

Enable or Disable External Loop Back.

• bool enableBusMon

Enable or Disable Bus Monitoring Mode.

### **Data Structure Documentation**

### 27.2.10.0.0.42 Field Documentation

27.2.10.0.0.42.1 uint32\_t mcan\_config\_t::baudRateA

27.2.10.0.0.42.2 uint32\_t mcan\_config\_t::baudRateD

27.2.10.0.0.42.3 bool mcan\_config\_t::enableCanfdNormal

27.2.10.0.0.42.4 bool mcan\_config\_t::enableCanfdSwitch

27.2.10.0.0.42.5 bool mcan\_config\_t::enableLoopBackInt

27.2.10.0.0.42.6 bool mcan\_config\_t::enableLoopBackExt

27.2.10.0.0.42.7 bool mcan\_config\_t::enableBusMon

### 27.2.11 struct mcan\_timing\_config\_t

### **Data Fields**

• uint16\_t preDivider

Clock Pre-scaler Division Factor.

uint8\_t rJumpwidth

Re-sync Jump Width.

• uint8\_t seg1

Data Time Segment 1.

uint8\_t seg2

Data Time Segment 2.

### 27.2.11.0.0.43 Field Documentation

27.2.11.0.0.43.1 uint16 t mcan timing config t::preDivider

27.2.11.0.0.43.2 uint8\_t mcan\_timing\_config\_t::rJumpwidth

27.2.11.0.0.43.3 uint8\_t mcan\_timing\_config\_t::seg1

27.2.11.0.0.43.4 uint8\_t mcan\_timing\_config\_t::seg2

### 27.2.12 struct mcan\_buffer\_transfer\_t

### **Data Fields**

- mcan\_tx\_buffer\_frame\_t \* frame
  - The buffer of CAN Message to be transfer.
- uint8 t bufferIdx

The index of Message buffer used to transfer Message.

### 27.2.12.0.0.44 Field Documentation

27.2.12.0.0.44.1 mcan\_tx\_buffer\_frame\_t\* mcan\_buffer\_transfer\_t::frame

27.2.12.0.0.44.2 uint8 t mcan buffer transfer t::bufferldx

27.2.13 struct mcan fifo transfer t

### **Data Fields**

• mcan\_rx\_buffer\_frame\_t \* frame

The buffer of CAN Message to be received from Rx FIFO.

### 27.2.13.0.0.45 Field Documentation

27.2.13.0.0.45.1 mcan\_rx\_buffer\_frame\_t\* mcan fifo transfer t::frame

### 27.2.14 struct mcan handle

MCAN handle structure definition.

### **Data Fields**

mcan\_transfer\_callback\_t callback

Callback function.

void \* userData

MCAN callback function parameter.

• mcan\_tx\_buffer\_frame\_t \*volatile bufferFrameBuf [64]

The buffer for received data from Buffers.

• mcan\_rx\_buffer\_frame\_t \*volatile rxFifoFrameBuf

The buffer for received data from Rx FIFO.

• volatile uint8\_t txbufferIdx

Message Buffer transfer state.

• volatile uint8\_t bufferState [64]

Message Buffer transfer state.

• volatile uint8 t rxFifoState

Rx FIFO transfer state.

### 27.2.14.0.0.46 Field Documentation

- 27.2.14.0.0.46.1 mcan\_transfer\_callback\_t mcan\_handle\_t::callback
- 27.2.14.0.0.46.2 void\* mcan handle t::userData
- 27.2.14.0.0.46.3 mcan\_tx\_buffer\_frame\_t\* volatile mcan\_handle\_t::bufferFrameBuf[64]
- 27.2.14.0.0.46.4 mcan\_rx\_buffer\_frame\_t\* volatile mcan handle t::rxFifoFrameBuf
- 27.2.14.0.0.46.5 volatile uint8\_t mcan\_handle\_t::txbufferldx
- 27.2.14.0.0.46.6 volatile uint8\_t mcan\_handle\_t::bufferState[64]
- 27.2.14.0.0.46.7 volatile uint8\_t mcan\_handle\_t::rxFifoState

### 27.3 Macro Definition Documentation

27.3.1 #define MCAN DRIVER VERSION (MAKE\_VERSION(2, 0, 0))

### 27.4 Typedef Documentation

27.4.1 typedef void(\* mcan\_transfer\_callback\_t)(CAN\_Type \*base, mcan\_handle\_t \*handle, status\_t status, uint32 t result, void \*userData)

The MCAN transfer callback returns a value from the underlying layer. If the status equals to kStatus\_M-CAN\_ErrorStatus, the result parameter is the Content of MCAN status register which can be used to get the working status(or error status) of MCAN module. If the status equals to other MCAN Message Buffer transfer status, the result is the index of Message Buffer that generate transfer event. If the status equals to other MCAN Message Buffer transfer status, the result is meaningless and should be Ignored.

### 27.5 Enumeration Type Documentation

### 27.5.1 enum \_mcan\_status

### Enumerator

```
kStatus_MCAN_TxBusy Tx Buffer is Busy.
```

**kStatus\_MCAN\_TxIdle** Tx Buffer is Idle.

kStatus\_MCAN\_RxBusy Rx Buffer is Busy.

kStatus\_MCAN\_RxIdle Rx Buffer is Idle.

**kStatus\_MCAN\_RxFifo0New** New message written to Rx FIFO 0.

kStatus MCAN RxFifo0Idle Rx FIFO 0 is Idle.

*kStatus\_MCAN\_RxFifo0Watermark* Rx FIFO 0 fill level reached watermark.

kStatus MCAN RxFifo0Full Rx FIFO 0 full.

kStatus\_MCAN\_RxFifo0Lost Rx FIFO 0 message lost.

kStatus\_MCAN\_RxFifo1New New message written to Rx FIFO 1.

kStatus MCAN RxFifo1Idle Rx FIFO 1 is Idle.

### SDK API Reference Manual v2.0.0

kStatus\_MCAN\_RxFifo1Watermark Rx FIFO 1 fill level reached watermark.

kStatus\_MCAN\_RxFifo1Full Rx FIFO 1 full.

kStatus\_MCAN\_RxFifo1Lost Rx FIFO 1 message lost.

kStatus\_MCAN\_RxFifo0Busy Rx FIFO 0 is busy.

kStatus\_MCAN\_RxFifo1Busy Rx FIFO 1 is busy.

kStatus\_MCAN\_ErrorStatus MCAN Module Error and Status.

kStatus\_MCAN\_UnHandled UnHadled Interrupt asserted.

### 27.5.2 enum \_mcan\_flags

This provides constants for the MCAN status flags for use in the MCAN functions. Note: The CPU read action clears MCAN\_ErrorFlag, therefore user need to read MCAN\_ErrorFlag and distinguish which error is occur using \_mcan\_error\_flags enumerations.

### Enumerator

kMCAN\_AccesstoRsvdFlag CAN Synchronization Status.

kMCAN\_ProtocolErrDIntFlag Tx Warning Interrupt Flag.

kMCAN\_ProtocolErrAIntFlag Rx Warning Interrupt Flag.

kMCAN\_BusOffIntFlag Tx Error Warning Status.

kMCAN\_ErrorWarningIntFlag Rx Error Warning Status.

kMCAN\_ErrorPassiveIntFlag Rx Error Warning Status.

### 27.5.3 enum \_mcan\_rx\_fifo\_flags

The MCAN Rx FIFO Status enumerations are used to determine the status of the Rx FIFO.

### Enumerator

kMCAN\_RxFifo0NewFlag Rx FIFO 0 new message flag.

kMCAN\_RxFifo0WatermarkFlag Rx FIFO 0 watermark reached flag.

kMCAN\_RxFifo0FullFlag Rx FIFO 0 full flag.

kMCAN RxFifo0LostFlag Rx FIFO 0 message lost flag.

kMCAN RxFifo1NewFlag Rx FIFO 0 new message flag.

kMCAN\_RxFifo1WatermarkFlag Rx FIFO 0 watermark reached flag.

kMCAN\_RxFifo1FullFlag Rx FIFO 0 full flag.

kMCAN RxFifo1LostFlag Rx FIFO 0 message lost flag.

### 27.5.4 enum \_mcan\_tx\_flags

The MCAN Tx Status enumerations are used to determine the status of the Tx Buffer/Event FIFO.

**SDK API Reference Manual v2.0.0** 

### Enumerator

kMCAN\_TxTransmitCompleteFlag Transmission completed flag.

kMCAN\_TxTransmitCancelFinishFlag Transmission cancellation finished flag.

kMCAN\_TxEventFifoLostFlag Tx Event FIFO element lost.

kMCAN\_TxEventFifoFullFlag Tx Event FIFO full.

kMCAN\_TxEventFifoWatermarkFlag Tx Event FIFO fill level reached watermark.

kMCAN\_TxEventFifoNewFlag Tx Handler wrote Tx Event FIFO element flag.

kMCAN\_TxEventFifoEmptyFlag Tx FIFO empty flag.

### 27.5.5 enum \_mcan\_interrupt\_enable

This structure contains the settings for all of the MCAN Module interrupt configurations.

### Enumerator

kMCAN\_BusOffInterruptEnable Bus Off interrupt.

kMCAN\_ErrorInterruptEnable Error interrupt.

kMCAN\_WarningInterruptEnable Rx Warning interrupt.

### 27.5.6 enum mcan\_frame\_idformat\_t

### Enumerator

kMCAN\_FrameIDStandard Standard frame format attribute.

kMCAN\_FrameIDExtend Extend frame format attribute.

### 27.5.7 enum mcan\_frame\_type\_t

### Enumerator

*kMCAN\_FrameTypeData* Data frame type attribute.

*kMCAN\_FrameTypeRemote* Remote frame type attribute.

### 27.5.8 enum mcan\_bytes\_in\_datafield\_t

### Enumerator

kMCAN\_8ByteDatafield 8 byte data field.

*kMCAN\_12ByteDatafield* 12 byte data field.

*kMCAN\_16ByteDatafield* 16 byte data field.

### SDK API Reference Manual v2.0.0

kMCAN\_20ByteDatafield
kMCAN\_24ByteDatafield
kMCAN\_32ByteDatafield
kMCAN\_48ByteDatafield
kMCAN\_64ByteDatafield
64 byte data field.
64 byte data field.

### 27.5.9 enum mcan\_fifo\_type\_t

### Enumerator

kMCAN\_Fifo0 CAN Rx FIFO 0. kMCAN\_Fifo1 CAN Rx FIFO 1.

### 27.5.10 enum mcan\_fifo\_opmode\_config\_t

### Enumerator

*kMCAN\_FifoBlocking* FIFO blocking mode. *kMCAN\_FifoOverwrite* FIFO overwrite mode.

### 27.5.11 enum mcan\_txmode\_config\_t

### Enumerator

*kMCAN\_txFifo* Tx FIFO operation. *kMCAN\_txQueue* Tx Queue operation.

### 27.5.12 enum mcan\_remote\_frame\_config\_t

### Enumerator

kMCAN\_filterFrame Filter remote frames.kMCAN\_rejectFrame Reject all remote frames.

### 27.5.13 enum mcan\_nonmasking\_frame\_config\_t

### Enumerator

kMCAN\_acceptinFifo0 Accept non-masking frames in Rx FIFO 0.

### SDK API Reference Manual v2.0.0

```
kMCAN_acceptinFifo1 Accept non-masking frames in Rx FIFO 1.kMCAN_reject0 Reject non-masking frames.kMCAN_reject1 Reject non-masking frames.
```

### 27.5.14 enum mcan\_fec\_config\_t

### Enumerator

```
kMCAN_storeinFifo0 Store in Rx FIFO 0 if filter matches.
kMCAN_storeinFifo1 Store in Rx FIFO 1 if filter matches.
kMCAN_reject Reject ID if filter matches.
kMCAN_setprio Set priority if filter matches.
kMCAN_setpriofifo0 Set priority and store in FIFO 0 if filter matches.
kMCAN_setpriofifo1 Set priority and store in FIFO 1 if filter matches.
kMCAN_storeinbuffer Store into Rx Buffer or as debug message.
```

### 27.5.15 enum mcan\_filter\_type\_t

### Enumerator

```
kMCAN_range Range filter from SFID1 to SFID2.
kMCAN_dual Dual ID filter for SFID1 or SFID2.
kMCAN_classic Classic filter: SFID1 = filter, SFID2 = mask.
```

*kMCAN\_disableORrange2* Filter element disabled for standard filter or Range filter, XIDAM mask not applied for extended filter.

### 27.6 Function Documentation

# 27.6.1 void MCAN\_Init ( CAN\_Type \* base, const mcan\_config\_t \* config, uint32\_t sourceClock Hz )

This function initializes the MCAN module with user-defined settings. This example shows how to set up the mcan\_config\_t parameters and how to call the MCAN\_Init function by passing in these parameters.

```
* mcan_config_t config;
config->baudRateA = 500000U;
config->baudRateD = 500000U;
config->enableCanfdNormal = false;
config->enableCanfdSwitch = false;
config->enableLoopBackInt = false;
config->enableLoopBackExt = false;
config->enableBusMon = false;
MCAN_Init(CANFDO, &config, 8000000UL);
```

### **Parameters**

| base              | MCAN peripheral base address.                        |
|-------------------|------------------------------------------------------|
| config            | Pointer to the user-defined configuration structure. |
| sourceClock<br>Hz | MCAN Protocol Engine clock source frequency in Hz.   |

### 27.6.2 void MCAN\_GetDefaultConfig ( mcan\_config\_t \* config )

This function initializes the MCAN configuration structure to default values. The default values are as follows. config->baudRateA = 500000U; config->baudRateD = 500000U; config->enableCanfdNormal = false; config->enableCanfdSwitch = false; config->enableLoopBackInt = false; config->enableLoopBackExt = false; config->enableBusMon = false;

### **Parameters**

| config | Pointer to the MCAN configuration structure. |
|--------|----------------------------------------------|
|--------|----------------------------------------------|

### 27.6.3 void MCAN\_EnterNormalMode ( CAN\_Type \* base )

After initialization, INIT bit in CCCR register must be cleared to enter normal mode thus synchronizes to the CAN bus and ready for communication.

### **Parameters**

| base | MCAN peripheral base address. |
|------|-------------------------------|
|------|-------------------------------|

# 27.6.4 static void MCAN\_SetMsgRAMBase ( CAN\_Type \* base, uint32\_t value ) [inline], [static]

This function sets the Message RAM base address.

### **Parameters**

| base | MCAN peripheral base address. |
|------|-------------------------------|
|------|-------------------------------|

| value | Desired Message RAM base. |
|-------|---------------------------|
|-------|---------------------------|

# 27.6.5 static uint32\_t MCAN\_GetMsgRAMBase ( CAN\_Type \* base ) [inline], [static]

This function gets the Message RAM base address.

### **Parameters**

| base MCAN peripheral base address. |
|------------------------------------|
|------------------------------------|

### Returns

Message RAM base address.

# 27.6.6 void MCAN\_SetArbitrationTimingConfig ( CAN\_Type \* base, const mcan\_timing\_config\_t \* config\_)

This function gives user settings to CAN bus timing characteristic. The function is for an experienced user. For less experienced users, call the MCAN\_Init() and fill the baud rate field with a desired value. This provides the default arbitration phase timing characteristics.

Note that calling MCAN SetArbitrationTimingConfig() overrides the baud rate set in MCAN Init().

### **Parameters**

| base   | MCAN peripheral base address.                  |
|--------|------------------------------------------------|
| config | Pointer to the timing configuration structure. |

# 27.6.7 void MCAN\_SetDataTimingConfig ( CAN\_Type \* base, const mcan\_timing\_config\_t \* config )

This function gives user settings to CAN bus timing characteristic. The function is for an experienced user. For less experienced users, call the MCAN\_Init() and fill the baud rate field with a desired value. This provides the default data phase timing characteristics.

Note that calling MCAN\_SetArbitrationTimingConfig() overrides the baud rate set in MCAN\_Init().

### **Parameters**

| base   | MCAN peripheral base address.                  |
|--------|------------------------------------------------|
| config | Pointer to the timing configuration structure. |

# 27.6.8 void MCAN\_SetRxFifo0Config ( CAN\_Type \* base, const mcan\_rx\_fifo\_config\_t \* config\_)

This function sets start address, element size, watermark, operation mode and datafield size of the recieve fifo 0.

### Parameters

| base   | MCAN peripheral base address.               |
|--------|---------------------------------------------|
| config | The receive fifo 0 configuration structure. |

# 27.6.9 void MCAN\_SetRxFifo1Config ( CAN\_Type \* base, const mcan\_rx\_fifo\_config\_t \* config )

This function sets start address, element size, watermark, operation mode and datafield size of the recieve fifo 1.

### **Parameters**

| base   | MCAN peripheral base address.               |
|--------|---------------------------------------------|
| config | The receive fifo 1 configuration structure. |

# 27.6.10 void MCAN\_SetRxBufferConfig ( CAN\_Type \* base, const mcan\_rx\_buffer\_config\_t \* config )

This function sets start address and datafield size of the recieve buffer.

### Parameters

| base MCAN peripheral base address. | base |
|------------------------------------|------|
|------------------------------------|------|

| config | The receive buffer configuration structure. |
|--------|---------------------------------------------|
|--------|---------------------------------------------|

# 27.6.11 void MCAN\_SetTxEventfifoConfig ( CAN\_Type \* base, const mcan\_tx\_fifo\_config\_t \* config )

This function sets start address, element size, watermark of the transmit event fifo.

### **Parameters**

| base   | MCAN peripheral base address.                    |
|--------|--------------------------------------------------|
| config | The transmit event fifo configuration structure. |

# 27.6.12 void MCAN\_SetTxBufferConfig ( CAN\_Type \* base, const mcan\_tx\_buffer\_config\_t \* config )

This function sets start address, element size, fifo/queue mode and datafield size of the transmit buffer.

### **Parameters**

| base   | MCAN peripheral base address.                |
|--------|----------------------------------------------|
| config | The transmit buffer configuration structure. |

# 27.6.13 void MCAN\_SetFilterConfig ( CAN\_Type \* base, const mcan\_frame\_filter\_config\_t \* config\_)

This function sets remote and non masking frames in global filter configuration, also the start address, list size in standard/extended ID filter configuration.

### **Parameters**

| base   | MCAN peripheral base address.  |
|--------|--------------------------------|
| config | The MCAN filter configuration. |

27.6.14 void MCAN\_SetSTDFilterElement ( CAN\_Type \* base, const mcan\_frame\_filter\_config\_t \* config, const mcan\_std\_filter\_element\_config\_t \* filter, uint8\_t idx )

This function sets remote and non masking frames in global filter configuration, also the start address, list size in standard/extended ID filter configuration.

### **Parameters**

| base   | MCAN peripheral base address.  |
|--------|--------------------------------|
| config | The MCAN filter configuration. |

# 27.6.15 void MCAN\_SetEXTFilterElement ( CAN\_Type \* base, const mcan\_frame\_filter\_config\_t \* config, const mcan\_ext\_filter\_element\_config\_t \* filter, uint8 t idx )

This function sets remote and non masking frames in global filter configuration, also the start address, list size in standard/extended ID filter configuration.

### **Parameters**

| base   | MCAN peripheral base address.  |
|--------|--------------------------------|
| config | The MCAN filter configuration. |

# 27.6.16 static uint32\_t MCAN\_GetStatusFlag ( CAN\_Type \* base, uint32\_t mask ) [inline], [static]

This function gets all MCAN interrupt status flags.

### **Parameters**

| base | MCAN peripheral base address. |
|------|-------------------------------|
| mask | The ORed MCAN interrupt mask. |

### Returns

MCAN status flags which are ORed.

# 27.6.17 static void MCAN\_ClearStatusFlag ( CAN\_Type \* base, uint32\_t mask ) [inline], [static]

This function clears MCAN interrupt status flags.

### **Parameters**

| base | MCAN peripheral base address. |
|------|-------------------------------|
| mask | The ORed MCAN interrupt mask. |

# 27.6.18 static bool MCAN\_GetRxBufferStatusFlag ( CAN\_Type \* base, uint8\_t idx ) [inline], [static]

This function gets new data flag of specific Rx Buffer.

### **Parameters**

| base | MCAN peripheral base address. |
|------|-------------------------------|
| idx  | Rx Buffer index.              |

### Returns

Rx Buffer new data status flag.

# 27.6.19 static void MCAN\_ClearRxBufferStatusFlag ( CAN\_Type \* base, uint8\_t idx ) [inline], [static]

This function clears new data flag of specific Rx Buffer.

### **Parameters**

| base | MCAN peripheral base address. |
|------|-------------------------------|
| idx  | Rx Buffer index.              |

# 27.6.20 static void MCAN\_EnableInterrupts ( CAN\_Type \* base, uint32\_t line, uint32\_t mask ) [inline], [static]

This function enables the MCAN interrupts according to the provided interrupt line and mask. The mask is a logical OR of enumeration members.

### **Parameters**

| base | MCAN peripheral base address.  |
|------|--------------------------------|
| line | Interrupt line number, 0 or 1. |
| mask | The interrupts to enable.      |

# 27.6.21 static void MCAN\_EnableTransmitBufferInterrupts ( CAN\_Type \* base, uint8\_t idx ) [inline], [static]

This function enables the MCAN Tx Buffer interrupts.

### **Parameters**

| base | MCAN peripheral base address. |
|------|-------------------------------|
| idx  | Tx Buffer index.              |

# 27.6.22 static void MCAN\_DisableTransmitBufferInterrupts ( CAN\_Type \* base, uint8\_t idx ) [inline], [static]

This function disables the MCAN Tx Buffer interrupts.

### **Parameters**

| base | MCAN peripheral base address. |
|------|-------------------------------|
| idx  | Tx Buffer index.              |

# 27.6.23 static void MCAN\_DisableInterrupts ( CAN\_Type \* base, uint32\_t mask ) [inline], [static]

This function disables the MCAN interrupts according to the provided mask. The mask is a logical OR of enumeration members.

Parameters

| base | MCAN peripheral base address. |
|------|-------------------------------|
| mask | The interrupts to disable.    |

# 27.6.24 status\_t MCAN\_WriteTxBuffer ( CAN\_Type \* base, uint8\_t idx, const mcan\_tx\_buffer\_frame\_t \* txFrame )

This function writes a CAN Message to the specified Transmit Message Buffer and changes the Message Buffer state to start CAN Message transmit. After that the function returns immediately.

#### **Parameters**

| base    | MCAN peripheral base address.            |
|---------|------------------------------------------|
| idx     | The MCAN Tx Buffer index.                |
| txFrame | Pointer to CAN message frame to be sent. |

# 27.6.25 status\_t MCAN\_ReadRxFifo ( CAN\_Type \* base, uint8\_t fifoBlock, mcan\_rx\_buffer\_frame\_t \* rxFrame )

This function reads a CAN message from the Rx FIFO in the Message RAM.

# **Parameters**

| base      | MCAN peripheral base address.                         |
|-----------|-------------------------------------------------------|
| fifoBlock | Rx FIFO block 0 or 1.                                 |
| rxFrame   | Pointer to CAN message frame structure for reception. |

#### Return values

| kStatus_Success | - Read Message from Rx FIFO successfully. |
|-----------------|-------------------------------------------|
|-----------------|-------------------------------------------|

# 27.6.26 static void MCAN\_TransmitAddRequest ( CAN\_Type \* base, uint8\_t idx ) [inline], [static]

This function add sending request to corresponding Tx Buffer.

TID G

SDK API Reference Manual v2.0.0

#### **Parameters**

| base | MCAN peripheral base address. |
|------|-------------------------------|
| idx  | Tx Buffer index.              |

# 27.6.27 static void MCAN\_TransmitCancelRequest ( CAN\_Type \* base, uint8\_t idx ) [inline], [static]

This function clears Tx buffer request pending bit.

#### **Parameters**

| base | MCAN peripheral base address. |
|------|-------------------------------|
| idx  | Tx Buffer index.              |

# 27.6.28 status\_t MCAN\_TransferSendBlocking ( CAN\_Type \* base, uint8\_t idx, mcan\_tx\_buffer\_frame\_t \* txFrame )

Note that a transfer handle does not need to be created before calling this API.

## **Parameters**

| base    | MCAN peripheral base pointer.            |
|---------|------------------------------------------|
| idx     | The MCAN buffer index.                   |
| txFrame | Pointer to CAN message frame to be sent. |

# Return values

| kStatus_Success | - Write Tx Message Buffer Successfully.  |
|-----------------|------------------------------------------|
| kStatus_Fail    | - Tx Message Buffer is currently in use. |

# 27.6.29 status\_t MCAN\_TransferReceiveFifoBlocking ( CAN\_Type \* base, uint8\_t fifoBlock, mcan\_rx\_buffer\_frame\_t \* rxFrame )

Note that a transfer handle does not need to be created before calling this API.

#### **Parameters**

| base      | MCAN peripheral base pointer.                         |
|-----------|-------------------------------------------------------|
| fifoBlock | Rx FIFO block, 0 or 1.                                |
| rxFrame   | Pointer to CAN message frame structure for reception. |

#### Return values

| kStatus_Success | - Read Message from Rx FIFO successfully. |
|-----------------|-------------------------------------------|
| kStatus_Fail    | - No new message in Rx FIFO.              |

# 27.6.30 void MCAN\_TransferCreateHandle ( CAN\_Type \* base, mcan\_handle\_t \* handle, mcan\_transfer\_callback\_t callback, void \* userData )

This function initializes the MCAN handle, which can be used for other MCAN transactional APIs. Usually, for a specified MCAN instance, call this API once to get the initialized handle.

#### **Parameters**

| base     | MCAN peripheral base address.           |
|----------|-----------------------------------------|
| handle   | MCAN handle pointer.                    |
| callback | The callback function.                  |
| userData | The parameter of the callback function. |

# 27.6.31 status\_t MCAN\_TransferSendNonBlocking ( CAN\_Type \* base, mcan handle t \* handle, mcan\_buffer\_transfer\_t \* xfer )

This function sends a message using IRQ. This is a non-blocking function, which returns right away. When messages have been sent out, the send callback function is called.

# Parameters

| base   | MCAN peripheral base address. |
|--------|-------------------------------|
| handle | MCAN handle pointer.          |

| xfer MCAN Buffer transfer structure. See the mcan_buffer_transfer_t. |
|----------------------------------------------------------------------|
|----------------------------------------------------------------------|

## Return values

| kStatus_Success     | Start Tx Buffer sending process successfully. |
|---------------------|-----------------------------------------------|
| kStatus_Fail        | Write Tx Buffer failed.                       |
| kStatus_MCAN_TxBusy | Tx Buffer is in use.                          |

# 27.6.32 status\_t MCAN\_TransferReceiveFifoNonBlocking ( CAN\_Type \* base, uint8\_t fifoBlock, mcan\_handle\_t \* handle, mcan\_fifo\_transfer\_t \* xfer )

This function receives a message using IRQ. This is a non-blocking function, which returns right away. When all messages have been received, the receive callback function is called.

### **Parameters**

| base      | MCAN peripheral base address.                                  |
|-----------|----------------------------------------------------------------|
| handle    | MCAN handle pointer.                                           |
| fifoBlock | Rx FIFO block, 0 or 1.                                         |
| xfer      | MCAN Rx FIFO transfer structure. See the mcan_fifo_transfer_t. |

## Return values

| kStatus_Success       | - Start Rx FIFO receiving process successfully. |
|-----------------------|-------------------------------------------------|
| kStatus_MCAN_RxFifo0- | - Rx FIFO 0 is currently in use.                |
| Busy                  |                                                 |
| kStatus_MCAN_RxFifo1- | - Rx FIFO 1 is currently in use.                |
| Busy                  |                                                 |

# 27.6.33 void MCAN\_TransferAbortSend ( CAN\_Type \* base, mcan\_handle\_t \* handle, uint8\_t bufferIdx )

This function aborts the interrupt driven message send process.

Parameters

| base      | MCAN peripheral base address. |
|-----------|-------------------------------|
| handle    | MCAN handle pointer.          |
| bufferIdx | The MCAN Buffer index.        |

# 27.6.34 void MCAN\_TransferAbortReceiveFifo ( CAN\_Type \* base, uint8\_t fifoBlock, mcan handle t \* handle )

This function aborts the interrupt driven message receive from Rx FIFO process.

## **Parameters**

| base      | MCAN peripheral base address. |
|-----------|-------------------------------|
| fifoBlock | MCAN Fifo block, 0 or 1.      |
| handle    | MCAN handle pointer.          |

# 27.6.35 void MCAN\_TransferHandleIRQ ( CAN\_Type \* base, mcan\_handle\_t \* handle )

This function handles the MCAN Error, the Buffer, and the Rx FIFO IRQ request.

## **Parameters**

| base   | MCAN peripheral base address. |
|--------|-------------------------------|
| handle | MCAN handle pointer.          |

Chapter 28

**MRT: Multi-Rate Timer** 

# 28.1 Overview

The SDK provides a driver for the Multi-Rate Timer (MRT) of LPC devices.

# 28.2 Function groups

The MRT driver supports operating the module as a time counter.

### 28.2.1 Initialization and deinitialization

The function MRT\_Init() initializes the MRT with specified configurations. The function MRT\_Get-DefaultConfig() gets the default configurations. The initialization function configures the MRT operating mode.

The function MRT\_Deinit() stops the MRT timers and disables the module clock.

# 28.2.2 Timer period Operations

The function MRT\_UpdateTimerPeriod() is used to update the timer period in units of count. The new value will be immediately loaded or will be loaded at the end of the current time interval.

The function MRT\_GetCurrentTimerCount() reads the current timer counting value. This function returns the real-time timer counting value, in a range from 0 to a timer period.

The timer period operation functions takes the count value in ticks. User can call the utility macros provided in fsl\_common.h to convert to microseconds or milliseconds

# 28.2.3 Start and Stop timer operations

The function MRT\_StartTimer() starts the timer counting. After calling this function, the timer loads the period value, counts down to 0 and depending on the timer mode it will either load the respective start value again or stop. When the timer reaches 0, it generates a trigger pulse and sets the timeout interrupt flag.

The function MRT\_StopTimer() stops the timer counting.

# Typical use case

# 28.2.4 Get and release channel

These functions can be used to reserve and release a channel. The function MRT\_GetIdleChannel() finds the available channel. This function returns the lowest available channel number. The function MRT\_ReleaseChannel() release the channel when the timer is using the multi-task mode. In multi-task mode, the INUSE flags allow more control over when MRT channels are released for further use.

# 28.2.5 Status

Provides functions to get and clear the PIT status.

# 28.2.6 Interrupt

Provides functions to enable/disable PIT interrupts and get current enabled interrupts.

# 28.3 Typical use case

# 28.3.1 MRT tick example

Updates the MRT period and toggles an LED periodically.

```
int main (void)
   uint32_t mrt_clock;
    /\star Structure of initialize MRT \star/
   mrt_config_t mrtConfig;
    /\star Initialize and enable LED \star/
   LED_RED_INIT(1);
    /* Board pin, clock, debug console init */
    BOARD_InitHardware();
    mrt_clock = CLOCK_GetFreq(kCLOCK_BusClk);
    /* mrtConfig.enableMultiTask = false; */
   MRT_GetDefaultConfig(&mrtConfig);
    /* Init mrt module */
   MRT_Init (MRT0, &mrtConfig);
    /\star Setup Channel 0 to be repeated \star/
   MRT_SetupChannelMode(MRT0, kMRT_Channel_0,
     kMRT_RepeatMode);
    /* Enable timer interrupts for channel 0 */
   MRT_EnableInterrupts(MRT0, kMRT_Channel_0,
      kMRT_TimerInterruptEnable);
    /* Enable at the NVIC */
    EnableIRQ(MRT0_IRQn);
    /* Start channel 0 */
```

```
PRINTF("\r\nStarting channel No.0 ...");
MRT_StartTimer(MRT0, kMRT_Channel_0,
    USEC_TO_COUNT(250000U, mrt_clock));

while (true)
{
    /* Check whether occur interupt and toggle LED */
    if (true == mrtIsrFlag)
    {
        PRINTF("\r\n Channel No.0 interrupt is occured !");
        LED_RED_TOGGLE();
        mrtIsrFlag = false;
    }
}
```

### **Files**

• file fsl\_mrt.h

# **Data Structures**

• struct mrt\_config\_t

MRT configuration structure. More...

# **Enumerations**

```
enum mrt_chnl_t {
 kMRT Channel 0 = 0U,
 kMRT_Channel_1,
 kMRT_Channel_2,
 kMRT_Channel_3 }
    List of MRT channels.
enum mrt_timer_mode_t {
 kMRT_RepeatMode = (0 << MRT_CHANNEL_CTRL_MODE_SHIFT),
 kMRT_OneShotMode = (1 << MRT_CHANNEL_CTRL_MODE_SHIFT),
 kMRT_OneShotStallMode = (2 << MRT_CHANNEL_CTRL_MODE_SHIFT) }
    List of MRT timer modes.
• enum mrt_interrupt_enable_t { kMRT_TimerInterruptEnable = MRT_CHANNEL_CTRL_INTE-
 N_MASK }
    List of MRT interrupts.
enum mrt_status_flags_t {
 kMRT_TimerInterruptFlag = MRT_CHANNEL_STAT_INTFLAG_MASK,
 kMRT_TimerRunFlag = MRT_CHANNEL_STAT_RUN_MASK }
    List of MRT status flags.
```

## **Driver version**

• #define FSL\_MRT\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) *Version 2.0.0.* 

# Typical use case

# Initialization and deinitialization

- void MRT\_Init (MRT\_Type \*base, const mrt\_config\_t \*config)
  - *Ungates the MRT clock and configures the peripheral for basic operation.*
- void MRT\_Deinit (MRT\_Type \*base)
  - Gate the MRT clock.
- static void MRT\_GetDefaultConfig (mrt\_config\_t \*config)
  - Fill in the MRT config struct with the default settings.
- static void MRT\_SetupChannelMode (MRT\_Type \*base, mrt\_chnl\_t channel, const mrt\_timer\_mode\_t mode)

Sets up an MRT channel mode.

# **Interrupt Interface**

- static void MRT\_EnableInterrupts (MRT\_Type \*base, mrt\_chnl\_t channel, uint32\_t mask) Enables the MRT interrupt.
- static void MRT\_DisableInterrupts (MRT\_Type \*base, mrt\_chnl\_t channel, uint32\_t mask)

  Disables the selected MRT interrupt.
- static uint32\_t MRT\_GetEnabledInterrupts (MRT\_Type \*base, mrt\_chnl\_t channel) Gets the enabled MRT interrupts.

# Status Interface

- static uint32\_t MRT\_GetStatusFlags (MRT\_Type \*base, mrt\_chnl\_t channel) Gets the MRT status flags.
- static void MRT\_ClearStatusFlags (MRT\_Type \*base, mrt\_chnl\_t channel, uint32\_t mask) Clears the MRT status flags.

# Read and Write the timer period

- void MRT\_UpdateTimerPeriod (MRT\_Type \*base, mrt\_chnl\_t channel, uint32\_t count, bool immediateLoad)
  - *Used to update the timer period in units of count.*
- static uint32\_t MRT\_GetCurrentTimerCount (MRT\_Type \*base, mrt\_chnl\_t channel) Reads the current timer counting value.

# **Timer Start and Stop**

- static void MRT\_StartTimer (MRT\_Type \*base, mrt\_chnl\_t channel, uint32\_t count) Starts the timer counting.
- static void MRT\_StopTimer (MRT\_Type \*base, mrt\_chnl\_t channel)

  Stops the timer counting.

# Get & release channel

- static uint32\_t MRT\_GetIdleChannel (MRT\_Type \*base) Find the available channel.
- static void MRT ReleaseChannel (MRT Type \*base, mrt chnl t channel)

Release the channel when the timer is using the multi-task mode.

411

# 28.4 Data Structure Documentation

# 28.4.1 struct mrt\_config\_t

This structure holds the configuration settings for the MRT peripheral. To initialize this structure to reasonable defaults, call the MRT\_GetDefaultConfig() function and pass a pointer to your config structure instance.

The config struct can be made const so it resides in flash

# **Data Fields**

bool enableMultiTask

true: Timers run in multi-task mode; false: Timers run in hardware status mode

# 28.5 Enumeration Type Documentation

# 28.5.1 enum mrt\_chnl\_t

#### Enumerator

```
kMRT_Channel_0 MRT channel number 0.
kMRT_Channel_1 MRT channel number 1.
kMRT_Channel_2 MRT channel number 2.
kMRT_Channel_3 MRT channel number 3.
```

# 28.5.2 enum mrt\_timer\_mode\_t

#### Enumerator

```
kMRT_RepeatMode Repeat Interrupt mode.kMRT_OneShotMode One-shot Interrupt mode.kMRT_OneShotStallMode One-shot stall mode.
```

# 28.5.3 enum mrt\_interrupt\_enable\_t

#### Enumerator

*kMRT\_TimerInterruptEnable* Timer interrupt enable.

# 28.5.4 enum mrt\_status\_flags\_t

#### Enumerator

kMRT\_TimerInterruptFlag Timer interrupt flag.kMRT\_TimerRunFlag Indicates state of the timer.

# 28.6 Function Documentation

# 28.6.1 void MRT\_Init ( MRT\_Type \* base, const mrt\_config\_t \* config )

Note

This API should be called at the beginning of the application using the MRT driver.

## Parameters

| base   | Multi-Rate timer peripheral base address |
|--------|------------------------------------------|
| config | Pointer to user's MRT config structure   |

# 28.6.2 void MRT Deinit ( MRT Type \* base )

# Parameters

| base | Multi-Rate timer peripheral base address |
|------|------------------------------------------|

# 28.6.3 static void MRT\_GetDefaultConfig ( mrt\_config\_t \* config ) [inline], [static]

The default values are:

config->enableMultiTask = false;

**Parameters** 

# SDK API Reference Manual v2.0.0

413

| config | Pointer to user's MRT config structure.   |
|--------|-------------------------------------------|
| conjig | I office to user's wire coming structure. |
| 0 0    | ę                                         |

# 28.6.4 static void MRT\_SetupChannelMode ( MRT\_Type \* base, mrt\_chnl\_t channel, const mrt\_timer\_mode\_t mode ) [inline], [static]

#### **Parameters**

| base    | Multi-Rate timer peripheral base address |
|---------|------------------------------------------|
| channel | Channel that is being configured.        |
| mode    | Timer mode to use for the channel.       |

# 28.6.5 static void MRT\_EnableInterrupts ( MRT\_Type \* base, mrt\_chnl\_t channel, uint32 t mask ) [inline], [static]

## **Parameters**

| base    | Multi-Rate timer peripheral base address                                                            |
|---------|-----------------------------------------------------------------------------------------------------|
| channel | Timer channel number                                                                                |
| mask    | The interrupts to enable. This is a logical OR of members of the enumeration mrt_interrupt_enable_t |

# 28.6.6 static void MRT\_DisableInterrupts ( MRT\_Type \* base, mrt\_chnl\_t channel, uint32\_t mask ) [inline], [static]

## **Parameters**

| base    | Multi-Rate timer peripheral base address                                                             |
|---------|------------------------------------------------------------------------------------------------------|
| channel | Timer channel number                                                                                 |
| mask    | The interrupts to disable. This is a logical OR of members of the enumeration mrt_interrupt_enable_t |

# 28.6.7 static uint32\_t MRT\_GetEnabledInterrupts ( MRT\_Type \* base, mrt\_chnl\_t channel ) [inline], [static]

#### **Parameters**

| base    | Multi-Rate timer peripheral base address |
|---------|------------------------------------------|
| channel | Timer channel number                     |

#### Returns

The enabled interrupts. This is the logical OR of members of the enumeration mrt\_interrupt\_enable\_t

# 28.6.8 static uint32\_t MRT\_GetStatusFlags ( MRT\_Type \* base, mrt\_chnl\_t channel ) [inline], [static]

#### **Parameters**

| base    | Multi-Rate timer peripheral base address |
|---------|------------------------------------------|
| channel | Timer channel number                     |

#### Returns

The status flags. This is the logical OR of members of the enumeration mrt\_status\_flags\_t

# 28.6.9 static void MRT\_ClearStatusFlags ( MRT\_Type \* base, mrt\_chnl\_t channel, uint32 t mask ) [inline], [static]

## **Parameters**

| base    | Multi-Rate timer peripheral base address                                          |
|---------|-----------------------------------------------------------------------------------|
| channel | Timer channel number                                                              |
| mask    | The status flags to clear. This is a logical OR of members of the enumeration mrt |
|         | status_flags_t                                                                    |

# 28.6.10 void MRT\_UpdateTimerPeriod ( MRT\_Type \* base, mrt\_chnl\_t channel, uint32\_t count, bool immediateLoad )

The new value will be immediately loaded or will be loaded at the end of the current time interval. For one-shot interrupt mode the new value will be immediately loaded.

#### SDK API Reference Manual v2.0.0

415

### Note

User can call the utility macros provided in fsl\_common.h to convert to ticks

#### **Parameters**

| base          | Multi-Rate timer peripheral base address                                                                                     |
|---------------|------------------------------------------------------------------------------------------------------------------------------|
| channel       | Timer channel number                                                                                                         |
| count         | Timer period in units of ticks                                                                                               |
| immediateLoad | true: Load the new value immediately into the TIMER register; false: Load the new value at the end of current timer interval |

# 28.6.11 static uint32\_t MRT\_GetCurrentTimerCount ( MRT\_Type \* base, mrt\_chnl\_t channel ) [inline], [static]

This function returns the real-time timer counting value, in a range from 0 to a timer period.

## Note

User can call the utility macros provided in fsl\_common.h to convert ticks to usec or msec

#### **Parameters**

| base    | Multi-Rate timer peripheral base address |
|---------|------------------------------------------|
| channel | Timer channel number                     |

## Returns

Current timer counting value in ticks

# 28.6.12 static void MRT\_StartTimer ( MRT\_Type \* base, mrt\_chnl\_t channel, uint32\_t count ) [inline], [static]

After calling this function, timers load period value, counts down to 0 and depending on the timer mode it will either load the respective start value again or stop.

#### Note

User can call the utility macros provided in fsl\_common.h to convert to ticks

#### **Parameters**

| base    | Multi-Rate timer peripheral base address |
|---------|------------------------------------------|
| channel | Timer channel number.                    |
| count   | Timer period in units of ticks           |

# 28.6.13 static void MRT\_StopTimer ( MRT\_Type \* base, mrt\_chnl\_t channel ) [inline], [static]

This function stops the timer from counting.

#### **Parameters**

| base    | Multi-Rate timer peripheral base address |
|---------|------------------------------------------|
| channel | Timer channel number.                    |

# 28.6.14 static uint32\_t MRT\_GetIdleChannel ( MRT\_Type \* base ) [inline], [static]

This function returns the lowest available channel number.

#### **Parameters**

| base | Multi-Rate timer peripheral base address |
|------|------------------------------------------|

# 28.6.15 static void MRT\_ReleaseChannel ( MRT\_Type \* base, mrt\_chnl\_t channel ) [inline], [static]

In multi-task mode, the INUSE flags allow more control over when MRT channels are released for further use. The user can hold on to a channel acquired by calling MRT\_GetIdleChannel() for as long as it is needed and release it by calling this function. This removes the need to ask for an available channel for every use.

Parameters

| base    | Multi-Rate timer peripheral base address |
|---------|------------------------------------------|
| channel | Timer channel number.                    |

# Chapter 29

# OTP: One-Time Programmable memory and API

# 29.1 Overview

The KSDK provides a peripheral driver for the OTP module of LPC devices.

Main clock has to be set to a frequency stated in user manual prior to using OTP driver. OTP memory is manipulated by calling provided API stored in ROM. KSDK driver encapsulates this.

# 29.2 OTP example

This example shows how to write to OTP.

```
{
    status_t status;

    CLOCK_EnableClock(kCLOCK_Otp);

    status = OTP_EnableBankWriteMask(kOTP_Bank3);
    if (status != kStatus_Success)
    {
        return;
    }

    /* Unreversible operation */
    status = OTP_ProgramRegister(3U, 1U, 0xA5A5U);
    if (status != kStatus_Success)
    {
        return;
    }
}
```

# **Enumerations**

```
enum otp_bank_t {
    kOTP_Bank0 = 0x1U,
    kOTP_Bank1 = 0x2U,
    kOTP_Bank2 = 0x4U,
    kOTP_Bank3 = 0x8U }
    Bank bit flags.
enum otp_word_t {
    kOTP_Word0 = 0x1U,
    kOTP_Word1 = 0x2U,
    kOTP_Word3 = 0x8U }
    Bank word bit flags.
enum otp_lock_t {
    kOTP_LockDontLock = 0U,
    kOTP_LockLock = 1U }
```

SDK API Reference Manual v2.0.0

## **Macro Definition Documentation**

```
Lock modifications of a read or write access to a bank register.
• enum _otp_status {
 kStatus_OTP_WrEnableInvalid = MAKE_STATUS(kStatusGroup_OTP, 0x1U),
 kStatus OTP SomeBitsAlreadyProgrammed = MAKE STATUS(kStatusGroup OTP, 0x2U),
 kStatus OTP AllDataOrMaskZero = MAKE STATUS(kStatusGroup OTP, 0x3U),
 kStatus_OTP_WriteAccessLocked = MAKE_STATUS(kStatusGroup_OTP, 0x4U),
 kStatus OTP_ReadDataMismatch = MAKE_STATUS(kStatusGroup_OTP, 0x5U),
 kStatus_OTP_UsbIdEnabled = MAKE_STATUS(kStatusGroup_OTP, 0x6U),
 kStatus OTP EthMacEnabled = MAKE STATUS(kStatusGroup OTP, 0x7U),
 kStatus OTP AesKeysEnabled = MAKE STATUS(kStatusGroup OTP, 0x8U),
 kStatus_OTP_IllegalBank = MAKE_STATUS(kStatusGroup_OTP, 0x9U),
 kStatus OTP ShufflerConfigNotValid = MAKE STATUS(kStatusGroup OTP, 0xAU),
 kStatus OTP ShufflerNotEnabled = MAKE STATUS(kStatusGroup OTP, 0xBU),
 kStatus_OTP_ShufflerCanOnlyProgSingleKey,
 kStatus_OTP_IllegalProgramData = MAKE_STATUS(kStatusGroup_OTP, 0xCU),
 kStatus OTP ReadAccessLocked = MAKE STATUS(kStatusGroup OTP, 0xDU) }
```

# **Functions**

• static status\_t OTP\_Init (void)

OTP error codes.

Initializes OTP controller.

• static status\_t OTP\_EnableBankWriteMask (otp\_bank\_t bankMask)

Unlock one or more OTP banks for write access.

static status\_t OTP\_DisableBankWriteMask (otp\_bank\_t bankMask)

Lock one or more OTP banks for write access.

• static status\_t OTP\_EnableBankWriteLock (uint32\_t bankIndex, otp\_word\_t regEnableMask, otp\_word\_t regDisableMask, otp\_lock\_t lockWrite)

Locks or unlocks write access to a register of an OTP bank and possibly lock un/locking of it.

• static status\_t OTP\_EnableBankReadLock (uint32\_t bankIndex, otp\_word\_t regEnableMask, otp\_word\_t regDisableMask, otp\_lock\_t lockWrite)

Locks or unlocks read access to a register of an OTP bank and possibly lock un/locking of it.

• static status\_t OTP\_ProgramRegister (uint32\_t bankIndex, uint32\_t regIndex, uint32\_t value)

Program a single register in an OTP bank.

static uint32\_t OTP\_GetDriverVersion (void)
 Returns the version of the OTP driver in ROM.

# **Driver version**

- #define FSL\_OTP\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) OTP driver version 2.0.0.
- 29.3 Macro Definition Documentation
- 29.3.1 #define FSL OTP DRIVER VERSION (MAKE\_VERSION(2, 0, 0))

Current version: 2.0.0

Change log:

- Version 2.0.0
  - Initial version.

# 29.4 Enumeration Type Documentation

# 29.4.1 enum otp\_bank\_t

#### Enumerator

```
kOTP_Bank0 Bank 0.kOTP_Bank1 Bank 1.kOTP_Bank2 Bank 2.kOTP_Bank3 Bank 3.
```

# 29.4.2 enum otp\_word\_t

#### Enumerator

```
kOTP_Word0 Word 0.kOTP_Word1 Word 1.kOTP_Word2 Word 2.kOTP Word3 Word 3.
```

# 29.4.3 enum otp\_lock\_t

#### Enumerator

```
kOTP_LockDontLock Do not lock.
kOTP LockLock Lock till reset.
```

# 29.4.4 enum \_otp\_status

#### Enumerator

```
kStatus_OTP_WrEnableInvalid Write enable invalid.
kStatus_OTP_SomeBitsAlreadyProgrammed Some bits already programmed.
kStatus_OTP_AllDataOrMaskZero All data or mask zero.
kStatus_OTP_WriteAccessLocked Write access locked.
kStatus_OTP_ReadDataMismatch Read data mismatch.
kStatus_OTP_UsbIdEnabled USB ID enabled.
kStatus_OTP_EthMacEnabled Ethernet MAC enabled.
kStatus_OTP_AesKeysEnabled AES keys enabled.
```

### **SDK API Reference Manual v2.0.0**

kStatus\_OTP\_IllegalBank Illegal bank.

kStatus\_OTP\_ShufflerConfigNotValid Shuffler config not valid.

kStatus\_OTP\_ShufflerNotEnabled Shuffler not enabled.

kStatus\_OTP\_ShufflerCanOnlyProgSingleKey Shuffler can only program single key.

kStatus OTP IllegalProgramData Illegal program data.

kStatus OTP ReadAccessLocked Read access locked.

# 29.5 Function Documentation

# 29.5.1 static status\_t OTP\_Init( void ) [inline], [static]

## Returns

kStatus\_Success upon successful execution, error status otherwise.

# 29.5.2 static status\_t OTP\_EnableBankWriteMask ( otp\_bank\_t bankMask ) [inline], [static]

#### **Parameters**

| bankMask | bit flag that specifies which banks to unlock. |
|----------|------------------------------------------------|
|----------|------------------------------------------------|

#### Returns

kStatus Success upon successful execution, error status otherwise.

# 29.5.3 static status\_t OTP\_DisableBankWriteMask ( otp\_bank\_t bankMask ) [inline], [static]

#### **Parameters**

| bankMask | bit flag that specifies which banks to lock. |
|----------|----------------------------------------------|
|----------|----------------------------------------------|

#### Returns

kStatus\_Success upon successful execution, error status otherwise.

# 29.5.4 static status\_t OTP\_EnableBankWriteLock ( uint32\_t bankIndex, otp\_word\_t regEnableMask, otp\_word\_t regDisableMask, otp\_lock\_t lockWrite ) [inline],[static]

### SDK API Reference Manual v2.0.0

#### **Parameters**

| bankIndex           | OTP bank index, $0 = bank 0$ , $1 = bank 1$ etc.                 |
|---------------------|------------------------------------------------------------------|
| regEnableMask       | bit flag that specifies for which words to enable writing.       |
| regDisable-<br>Mask |                                                                  |
| lockWrite           | specifies if access set can be modified or is locked till reset. |

## Returns

kStatus\_Success upon successful execution, error status otherwise.

# 29.5.5 static status\_t OTP\_EnableBankReadLock ( uint32\_t bankIndex, otp\_word\_t regEnableMask, otp\_word\_t regDisableMask, otp\_lock\_t lockWrite ) [inline],[static]

#### **Parameters**

| bankIndex     | OTP bank index, $0 = bank 0$ , $1 = bank 1$ etc.                 |
|---------------|------------------------------------------------------------------|
| regEnableMask | bit flag that specifies for which words to enable reading.       |
| regDisable-   | bit flag that specifies for which words to disable reading.      |
| Mask          |                                                                  |
| lockWrite     | specifies if access set can be modified or is locked till reset. |

#### Returns

kStatus\_Success upon successful execution, error status otherwise.

# 29.5.6 static status\_t OTP\_ProgramRegister ( uint32\_t bankIndex, uint32\_t regIndex, uint32\_t value ) [inline], [static]

| D | or | กท | 10 | tar | ٠. |
|---|----|----|----|-----|----|
| r | ar | an | ne | ter | S  |

SDK API Reference Manual v2.0.0

| bankIndex | OTP bank index, $0 = bank 0$ , $1 = bank 1$ etc. |  |
|-----------|--------------------------------------------------|--|
| regIndex  | OTP register index.                              |  |
| value     | value to write.                                  |  |

# Returns

kStatus\_Success upon successful execution, error status otherwise.

# 29.5.7 static uint32\_t OTP\_GetDriverVersion( void ) [inline], [static]

# Returns

version.

# Chapter 30

# **PINT: Pin Interrupt and Pattern Match Driver**

# 30.1 Overview

The SDK provides a driver for the Pin Interrupt and Pattern match (PINT).

It can configure one or more pins to generate a pin interrupt when the pin or pattern match conditions are met. The pins do not have to be configured as gpio pins however they must be connected to PINT via INPUTMUX. Only the pin interrupt or pattern match function can be active for interrupt generation. If the pin interrupt function is enabled then the pattern match function can be used for wakeup via RXEV.

# 30.2 Pin Interrupt and Pattern match Driver operation

PINT\_PinInterruptConfig() function configures the pins for pin interrupt.

PINT\_PatternMatchConfig() function configures the pins for pattern match.

# 30.2.1 Pin Interrupt use case

```
void pint_intr_callback(pint_pin_int_t pintr, uint32_t pmatch_status)
{
    /* Take action for pin interrupt */
}

/* Connect trigger sources to PINT */
INPUTMUX_Init(INPUTMUX);
INPUTMUX_AttachSignal(INPUTMUX, kPINT_PinInt0, PINT_PIN_INT0_SRC);

/* Initialize PINT */
PINT_Init(PINT);

/* Setup Pin Interrupt 0 for rising edge */
PINT_PinInterruptConfig(PINT, kPINT_PinInt0,
    kPINT_PinIntEnableRiseEdge, pint_intr_callback);

/* Enable callbacks for PINT */
PINT_EnableCallback(PINT);
```

## 30.2.2 Pattern match use case

```
void pint_intr_callback(pint_pin_int_t pintr, uint32_t pmatch_status)
{
    /* Take action for pin interrupt */
}

pint_pmatch_cfg_t pmcfg;

/* Connect trigger sources to PINT */
INPUTMUX_Init(INPUTMUX);
```

#### SDK API Reference Manual v2.0.0

# Pin Interrupt and Pattern match Driver operation

```
INPUTMUX_AttachSignal(INPUTMUX, kPINT_PinInt0, PINT_PIN_INT0_SRC);

/* Initialize PINT */
PINT_Init(PINT);

/* Setup Pattern Match Bit Slice 0 */
pmcfg.bs_src = kPINT_PatternMatchInp0Src;
pmcfg.bs_cfg = kPINT_PatternMatchStickyFall;
pmcfg.callback = pint_intr_callback;
pmcfg.end_point = true;
PINT_PatternMatchConfig(PINT,
    kPINT_PatternMatchBSlice0, &pmcfg);

/* Enable PatternMatch */
PINT_PatternMatchEnable(PINT);

/* Enable callbacks for PINT */
PINT_EnableCallback(PINT);
```

# **Files**

• file fsl\_pint.h

# **Typedefs**

• typedef void(\* pint\_cb\_t )(pint\_pin\_int\_t pintr, uint32\_t pmatch\_status)

\*\*PINT Callback function.

# **Enumerations**

```
enum pint_pin_enable_t {
 kPINT PinIntEnableNone = 0U,
 kPINT PinIntEnableRiseEdge = PINT PIN RISE EDGE,
 kPINT_PinIntEnableFallEdge = PINT_PIN_FALL_EDGE,
 kPINT_PinIntEnableBothEdges = PINT_PIN_BOTH_EDGE,
 kPINT_PinIntEnableLowLevel = PINT_PIN_LOW_LEVEL,
 kPINT_PinIntEnableHighLevel = PINT_PIN_HIGH_LEVEL }
    PINT Pin Interrupt enable type.
• enum pint_pin_int_t { kPINT_PinInt0 = 0U }
    PINT Pin Interrupt type.
enum pint_pmatch_input_src_t {
 kPINT_PatternMatchInp0Src = 0U,
 kPINT_PatternMatchInp1Src = 1U,
 kPINT_PatternMatchInp2Src = 2U,
 kPINT PatternMatchInp3Src = 3U,
 kPINT_PatternMatchInp4Src = 4U,
 kPINT_PatternMatchInp5Src = 5U,
 kPINT_PatternMatchInp6Src = 6U,
 kPINT PatternMatchInp7Src = 7U }
    PINT Pattern Match bit slice input source type.
enum pint_pmatch_bslice_t { kPINT_PatternMatchBSlice0 = 0U }
    PINT Pattern Match bit slice type.
```

# Pin Interrupt and Pattern match Driver operation

```
    enum pint_pmatch_bslice_cfg_t {
        kPINT_PatternMatchAlways = 0U,
        kPINT_PatternMatchStickyRise = 1U,
        kPINT_PatternMatchStickyFall = 2U,
        kPINT_PatternMatchStickyBothEdges = 3U,
        kPINT_PatternMatchHigh = 4U,
        kPINT_PatternMatchLow = 5U,
        kPINT_PatternMatchNever = 6U,
        kPINT_PatternMatchBothEdges = 7U }
        PINT_Pattern Match configuration type.
```

# **Functions**

```
• void PINT_Init (PINT_Type *base)

Initialize PINT peripheral.
```

• void PINT\_PinInterruptConfig (PINT\_Type \*base, pint\_pin\_int\_t intr, pint\_pin\_enable\_t enable, pint\_cb\_t callback)

Configure PINT peripheral pin interrupt.

• void PINT\_PinInterruptGetConfig (PINT\_Type \*base, pint\_pin\_int\_t pintr, pint\_pin\_enable\_t \*enable, pint\_cb\_t \*callback)

Get PINT peripheral pin interrupt configuration.

• static void PINT\_PinInterruptClrStatus (PINT\_Type \*base, pint\_pin\_int\_t pintr)

Clear Selected pin interrupt status.

• static uint32\_t PINT\_PinInterruptGetStatus (PINT\_Type \*base, pint\_pin\_int\_t pintr)

Get Selected pin interrupt status.

• static void PINT\_PinInterruptClrStatusAll (PINT\_Type \*base)

Clear all pin interrupts status.

• static uint32 t PINT PinInterruptGetStatusAll (PINT Type \*base)

Get all pin interrupts status.

• static void PINT\_PinInterruptClrFallFlag (PINT\_Type \*base, pint\_pin\_int\_t pintr)

Clear Selected pin interrupt fall flag.

• static uint32\_t PINT\_PinInterruptGetFallFlag (PINT\_Type \*base, pint\_pin\_int\_t pintr)

Get selected pin interrupt fall flag.

• static void PINT\_PinInterruptČlrFallFlagAll (PINT\_Type \*base)

Clear all pin interrupt fall flags.

• static uint32\_t PINT\_PinInterruptGetFallFlagAll (PINT\_Type \*base)

Get all pin interrupt fall flags.

• static void PINT\_PinInterruptClrRiseFlag (PINT\_Type \*base, pint\_pin\_int\_t pintr)

Clear Selected pin interrupt rise flag.

• static uint32\_t PINT\_PinInterruptGetRiseFlag (PINT\_Type \*base, pint\_pin\_int\_t pintr)

*Get selected pin interrupt rise flag.* 

• static void PINT\_PinInterruptClrRiseFlagAll (PINT\_Type \*base)

Clear all pin interrupt rise flags.

• static uint32 t PINT PinInterruptGetRiseFlagAll (PINT Type \*base)

Get all pin interrupt rise flags.

void PINT\_PatternMatchConfig (PINT\_Type \*base, pint\_pmatch\_bslice\_t bslice, pint\_pmatch\_cfg\_t \*cfg)

Configure PINT pattern match.

void PINT\_PatternMatchGetConfig (PINT\_Type \*base, pint\_pmatch\_bslice\_t bslice, pint\_pmatch\_cfg\_t \*cfg)

SDK API Reference Manual v2.0.0

# **Enumeration Type Documentation**

Get PINT pattern match configuration.

- static uint32\_t PINT\_PatternMatchGetStatus (PINT\_Type \*base, pint\_pmatch\_bslice\_t bslice) Get pattern match bit slice status.
- static uint32\_t PINT\_PatternMatchGetStatusAll (PINT\_Type \*base)

Get status of all pattern match bit slices.

• uint32\_t PINT\_PatternMatchResetDetectLogic (PINT\_Type \*base)

Reset pattern match detection logic.

• static void PINT\_PatternMatchEnable (PINT\_Type \*base)

Enable pattern match function.

• static void PINT\_PatternMatchDisable (PINT\_Type \*base)

Disable pattern match function.

• static void PINT\_PatternMatchEnableRXEV (PINT\_Type \*base)

Enable RXEV output.

• static void PINT\_PatternMatchDisableRXEV (PINT\_Type \*base)

Disable RXEV output.

• void PINT\_EnableCallback (PINT\_Type \*base)

Enable callback.

void PINT\_DisableCallback (PINT\_Type \*base)

Disable callback.

• void PINT Deinit (PINT Type \*base)

Deinitialize PINT peripheral.

# **Driver version**

• #define FSL\_PINT\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) *Version 2.0.0.* 

# 30.3 Typedef Documentation

30.3.1 typedef void(\* pint\_cb\_t)(pint\_pin\_int\_t pintr, uint32\_t pmatch\_status)

# 30.4 Enumeration Type Documentation

# 30.4.1 enum pint\_pin\_enable\_t

# Enumerator

**kPINT\_PinIntEnableNone** Do not generate Pin Interrupt.

*kPINT\_PinIntEnableRiseEdge* Generate Pin Interrupt on rising edge.

**kPINT\_PinIntEnableFallEdge** Generate Pin Interrupt on falling edge.

kPINT PinIntEnableBothEdges Generate Pin Interrupt on both edges.

**kPINT PinIntEnableLowLevel** Generate Pin Interrupt on low level.

**kPINT\_PinIntEnableHighLevel** Generate Pin Interrupt on high level.

# 30.4.2 enum pint\_pin\_int\_t

#### Enumerator

**kPINT\_PinInt0** Pin Interrupt 0.

# 30.4.3 enum pint\_pmatch\_input\_src\_t

#### Enumerator

```
    kPINT_PatternMatchInp0Src
    kPINT_PatternMatchInp1Src
    kPINT_PatternMatchInp2Src
    kPINT_PatternMatchInp3Src
    kPINT_PatternMatchInp4Src
    kPINT_PatternMatchInp5Src
    kPINT_PatternMatchInp6Src
    kPINT_PatternMatchInp6Src
    kPINT_PatternMatchInp7Src
    Input source 5.
    kPINT_PatternMatchInp7Src
    Input source 6.
    Input source 7.
```

# 30.4.4 enum pint\_pmatch\_bslice\_t

### Enumerator

kPINT\_PatternMatchBSlice0 Bit slice 0.

# 30.4.5 enum pint\_pmatch\_bslice\_cfg\_t

# Enumerator

```
kPINT_PatternMatchAlways Always Contributes to product term match.
kPINT_PatternMatchStickyRise Sticky Rising edge.
kPINT_PatternMatchStickyFall Sticky Falling edge.
kPINT_PatternMatchStickyBothEdges Sticky Rising or Falling edge.
kPINT_PatternMatchHigh High level.
kPINT_PatternMatchLow Low level.
kPINT_PatternMatchNever Never contributes to product term match.
kPINT_PatternMatchBothEdges Either rising or falling edge.
```

# 30.5 Function Documentation

# 30.5.1 void PINT\_Init ( PINT\_Type \* base )

This function initializes the PINT peripheral and enables the clock.

#### **Parameters**

| base | Base address of the PINT peripheral. |
|------|--------------------------------------|
|------|--------------------------------------|

# Return values

| None    |  |
|---------|--|
| 110110. |  |

# 30.5.2 void PINT\_PinInterruptConfig ( PINT\_Type \* base, pint\_pin\_int\_t intr, pint\_pin\_enable\_t enable, pint\_cb\_t callback )

This function configures a given pin interrupt.

#### **Parameters**

| base     | Base address of the PINT peripheral. |
|----------|--------------------------------------|
| intr     | Pin interrupt.                       |
| enable   | Selects detection logic.             |
| callback | Callback.                            |

# Return values

| None   |  |
|--------|--|
| ivone. |  |

# 30.5.3 void PINT\_PinInterruptGetConfig ( PINT\_Type \* base, pint\_pin\_int\_t pintr, pint\_pin\_enable\_t \* enable, pint\_cb\_t \* callback )

This function returns the configuration of a given pin interrupt.

#### **Parameters**

| base   | Base address of the PINT peripheral.  |
|--------|---------------------------------------|
| pintr  | Pin interrupt.                        |
| enable | Pointer to store the detection logic. |

SDK API Reference Manual v2.0.0

NVD S

| callback | Callback. |
|----------|-----------|
|----------|-----------|

# Return values

| 3.7    |  |
|--------|--|
| None   |  |
| None.  |  |
| 1,0,00 |  |
|        |  |

# 30.5.4 static void PINT\_PinInterruptClrStatus ( PINT\_Type \* base, pint\_pin\_int\_t pintr ) [inline], [static]

This function clears the selected pin interrupt status.

#### **Parameters**

| base  | Base address of the PINT peripheral. |
|-------|--------------------------------------|
| pintr | Pin interrupt.                       |

# Return values

| None. |  |
|-------|--|
|       |  |

# 30.5.5 static uint32\_t PINT\_PinInterruptGetStatus ( PINT\_Type \* base, pint\_pin\_int\_t pintr ) [inline], [static]

This function returns the selected pin interrupt status.

# Parameters

| base  | Base address of the PINT peripheral. |
|-------|--------------------------------------|
| pintr | Pin interrupt.                       |

## Return values

| status | = 0 No pin interrupt request. = 1 Selected Pin interrupt request active. |
|--------|--------------------------------------------------------------------------|
|--------|--------------------------------------------------------------------------|

# 30.5.6 static void PINT\_PinInterruptClrStatusAll( PINT\_Type \* base ) [inline], [static]

This function clears the status of all pin interrupts.

SDK API Reference Manual v2.0.0

#### **Parameters**

| base | Base address of the PINT peripheral. |
|------|--------------------------------------|
|------|--------------------------------------|

### Return values

| 3.7   |  |
|-------|--|
| None  |  |
| none. |  |
|       |  |

# 30.5.7 static uint32\_t PINT\_PinInterruptGetStatusAll ( PINT\_Type \* base ) [inline], [static]

This function returns the status of all pin interrupts.

#### **Parameters**

| base | Base address of the PINT peripheral. |
|------|--------------------------------------|
|------|--------------------------------------|

## Return values

| status | Each bit position indicates the status of corresponding pin interrupt. = 0 |
|--------|----------------------------------------------------------------------------|
|        | No pin interrupt request. = 1 Pin interrupt request active.                |

# 30.5.8 static void PINT\_PinInterruptClrFallFlag ( PINT\_Type \* base, pint\_pin\_int\_t pintr ) [inline], [static]

This function clears the selected pin interrupt fall flag.

#### **Parameters**

| base  | Base address of the PINT peripheral. |
|-------|--------------------------------------|
| pintr | Pin interrupt.                       |

## Return values

| 3.7     |  |
|---------|--|
| None.   |  |
| 1,0,,0, |  |

# 30.5.9 static uint32\_t PINT\_PinInterruptGetFallFlag ( PINT\_Type \* base, pint\_pin\_int\_t pintr ) [inline], [static]

This function returns the selected pin interrupt fall flag.

# **SDK API Reference Manual v2.0.0**

#### **Parameters**

| base  | Base address of the PINT peripheral. |
|-------|--------------------------------------|
| pintr | Pin interrupt.                       |

## Return values

| flag | = 0 Falling edge has not been detected. = 1 Falling edge has been detected |
|------|----------------------------------------------------------------------------|
|------|----------------------------------------------------------------------------|

# 30.5.10 static void PINT\_PinInterruptClrFallFlagAll ( PINT\_Type \* base ) [inline], [static]

This function clears the fall flag for all pin interrupts.

## **Parameters**

| base | Base address of the PINT peripheral. |
|------|--------------------------------------|
|------|--------------------------------------|

## Return values

| None   |  |
|--------|--|
| Ivone. |  |
|        |  |

# 30.5.11 static uint32\_t PINT\_PinInterruptGetFallFlagAll ( PINT\_Type \* base ) [inline], [static]

This function returns the fall flag of all pin interrupts.

# Parameters

| base | Base address of the PINT peripheral. |
|------|--------------------------------------|
|------|--------------------------------------|

# Return values

| flags | Each bit position indicates the falling edge detection of the corresponding |
|-------|-----------------------------------------------------------------------------|
|       | pin interrupt. 0 Falling edge has not been detected. = 1 Falling edge has   |
|       | been detected.                                                              |

# 30.5.12 static void PINT\_PinInterruptClrRiseFlag ( PINT\_Type \* base, pint\_pin\_int\_t pintr ) [inline], [static]

This function clears the selected pin interrupt rise flag.

#### **Parameters**

| base  | Base address of the PINT peripheral. |
|-------|--------------------------------------|
| pintr | Pin interrupt.                       |

## Return values

| None   |  |
|--------|--|
| Ivone. |  |
|        |  |

# 30.5.13 static uint32\_t PINT\_PinInterruptGetRiseFlag ( PINT\_Type \* base, pint\_pin\_int\_t pintr ) [inline], [static]

This function returns the selected pin interrupt rise flag.

#### **Parameters**

| base  | Base address of the PINT peripheral. |
|-------|--------------------------------------|
| pintr | Pin interrupt.                       |

## Return values

| flag | = 0 Rising edge has not been detected. = 1 Rising edge has been detected. |
|------|---------------------------------------------------------------------------|
| 9 0  |                                                                           |

# 30.5.14 static void PINT\_PinInterruptClrRiseFlagAll ( PINT\_Type \* base ) [inline], [static]

This function clears the rise flag for all pin interrupts.

# Parameters

| base | Base address of the PINT peripheral. |
|------|--------------------------------------|
|------|--------------------------------------|

# Return values



# 30.5.15 static uint32\_t PINT\_PinInterruptGetRiseFlagAll ( PINT\_Type \* base ) [inline], [static]

This function returns the rise flag of all pin interrupts.

# **SDK API Reference Manual v2.0.0**

#### **Parameters**

| base Base address of the PINT peripheral. |
|-------------------------------------------|
|-------------------------------------------|

## Return values

| flags | Each bit position indicates the rising edge detection of the corresponding |
|-------|----------------------------------------------------------------------------|
|       | pin interrupt. 0 Rising edge has not been detected. = 1 Rising edge has    |
|       | been detected.                                                             |

# 30.5.16 void PINT\_PatternMatchConfig ( PINT\_Type \* base, pint\_pmatch\_bslice\_t bslice, pint\_pmatch\_cfg\_t \* cfg\_)

This function configures a given pattern match bit slice.

## **Parameters**

| base   | Base address of the PINT peripheral. |
|--------|--------------------------------------|
| bslice | Pattern match bit slice number.      |
| cfg    | Pointer to bit slice configuration.  |

# Return values

| Mona  |  |
|-------|--|
| None. |  |
|       |  |

# 30.5.17 void PINT\_PatternMatchGetConfig ( PINT\_Type \* base, pint\_pmatch\_bslice\_t bslice, pint\_pmatch\_cfg\_t \* cfg )

This function returns the configuration of a given pattern match bit slice.

## **Parameters**

| base   | Base address of the PINT peripheral. |
|--------|--------------------------------------|
| bslice | Pattern match bit slice number.      |
| cfg    | Pointer to bit slice configuration.  |

#### Return values

| None. |  |
|-------|--|
|-------|--|

# 30.5.18 static uint32\_t PINT\_PatternMatchGetStatus ( PINT\_Type \* base, pint\_pmatch\_bslice\_t bslice ) [inline], [static]

This function returns the status of selected bit slice.

## **Parameters**

| base   | Base address of the PINT peripheral. |
|--------|--------------------------------------|
| bslice | Pattern match bit slice number.      |

## Return values

| status | = 0 Match has not been detected. = 1 Match has been detected. |
|--------|---------------------------------------------------------------|
|--------|---------------------------------------------------------------|

# 30.5.19 static uint32\_t PINT\_PatternMatchGetStatusAll ( PINT\_Type \* base ) [inline], [static]

This function returns the status of all bit slices.

# Parameters

| base | Base address of the PINT peripheral. |
|------|--------------------------------------|
|------|--------------------------------------|

# Return values

| status | Each bit position indicates the match status of corresponding bit slice. $= 0$ |
|--------|--------------------------------------------------------------------------------|
|        | Match has not been detected. = 1 Match has been detected.                      |

# 30.5.20 uint32\_t PINT\_PatternMatchResetDetectLogic ( PINT\_Type \* base )

This function resets the pattern match detection logic if any of the product term is matching.

# **Parameters**

| base Base address of the PINT peripheral. |
|-------------------------------------------|
|-------------------------------------------|

#### Return values

| * | Each bit position indicates the match status of corresponding bit slice. = 0 |
|---|------------------------------------------------------------------------------|
|   | Match was detected. = 1 Match was not detected.                              |

# 30.5.21 static void PINT\_PatternMatchEnable ( PINT\_Type \* base ) [inline], [static]

This function enables the pattern match function.

#### **Parameters**

| base | Base address of the PINT peripheral. |
|------|--------------------------------------|
|------|--------------------------------------|

## Return values

| None. |  |
|-------|--|
|       |  |

# 30.5.22 static void PINT\_PatternMatchDisable ( PINT\_Type \* base ) [inline], [static]

This function disables the pattern match function.

#### **Parameters**

| base Base | ress of the PINT peripheral. |
|-----------|------------------------------|
|-----------|------------------------------|

## Return values

| None. |  |
|-------|--|
|       |  |

# 30.5.23 static void PINT\_PatternMatchEnableRXEV ( PINT\_Type \* base ) [inline], [static]

This function enables the pattern match RXEV output.

439

#### **Parameters**

| base Base address of the PINT peripheral. |
|-------------------------------------------|
|-------------------------------------------|

#### Return values

| None. |  |
|-------|--|
|       |  |

# 30.5.24 static void PINT\_PatternMatchDisableRXEV ( PINT\_Type \* base ) [inline], [static]

This function disables the pattern match RXEV output.

#### Parameters

| base | Base address of the PINT peripheral. |
|------|--------------------------------------|
|------|--------------------------------------|

## Return values

| None. |  |
|-------|--|
|       |  |

# 30.5.25 void PINT\_EnableCallback ( PINT\_Type \* base )

This function enables the interrupt for the selected PINT peripheral. Although the pin(s) are monitored as soon as they are enabled, the callback function is not enabled until this function is called.

## **Parameters**

| base Base address of the PINT peripheral. |
|-------------------------------------------|
|-------------------------------------------|

#### Return values



# 30.5.26 void PINT\_DisableCallback ( PINT\_Type \* base )

This function disables the interrupt for the selected PINT peripheral. Although the pins are still being monitored but the callback function is not called.

# Parameters | base | Base address of the peripheral. | Return values | None. |

# 30.5.27 void PINT\_Deinit ( PINT\_Type \* base )

This function disables the PINT clock.

**Function Documentation** 

**Parameters** 

base Base address of the PINT peripheral.

Return values

None.

# Chapter 31

# **RIT: Repetitive Interrupt Timer**

#### 31.1 **Overview**

The KSDK provides a driver for the Repetitive Interrupt Timer (RIT) of Kinetis devices.

#### 31.2 **Function groups**

The RIT driver supports operating the module as a time counter.

#### 31.2.1 Initialization and deinitialization

The function RIT\_Init() initializes the RIT with specified configurations. The function RIT\_GetDefault-Config() gets the default configurations. The initialization function configures the RIT operation normally in debug mode.

The function RIT Deinit() disables the RIT timers and disables the module clock.

# 31.2.2 Timer read and write Operations

The function RIT\_SetTimerCompare() sets the timer period in units of count. Timers counts from 0 to the count value set here. The function RIT\_SetMaskBit() sets some bit which will be ignored in comparison between the compare and counter register.

The function RIT\_GetCurrentTimerCount() reads the current timer counting value. This function returns the real-time timer counting value, in a range from 0 to a timer period.

The timer period operation functions takes the count value in ticks. User can call the utility macros provided in fsl\_common.h to convert to microseconds or milliseconds

#### 31.2.3 Start and Stop timer operations

The function RIT\_StartTimer() starts the timer counting. After calling this function, the timer counts up to the counter value set earlier by using the RIT\_SetTimerCompare() function. Each time the timer reaches the count value, it generates a trigger pulse and sets the interrupt flag and set the counter to zero/continue counting when RIT\_ClearCounter() set the Timer clear enable/disable.

The function RIT\_StopTimer() stops the timer counting./\* resets the timer's counter register.

SDK API Reference Manual v2.0.0 NXP Semiconductors 441

# **Function groups**

# **Data Structures**

• struct rit\_config\_t

RIT config structure. More...

# **Enumerations**

• enum rit\_status\_flags\_t { kRIT\_TimerFlag = RIT\_CTRL\_RITINT\_MASK } List of RIT status flags.

# **Driver version**

• #define FSL\_RIT\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) Version 2.0.0.

# Initialization and deinitialization

- void RIT\_Init (RIT\_Type \*base, const rit\_config\_t \*config)
   Ungates the RIT clock, enables the RIT module, and configures the peripheral for basic operations.
- void RIT\_Deinit (RIT\_Type \*base)

Gates the RIT clock and disables the RIT module.

void RIT\_GetDefaultConfig (rit\_config\_t \*config)

Fills in the RIT configuration structure with the default settings.

## Status Interface

- static uint32\_t RIT\_GetStatusFlags (RIT\_Type \*base)
  - Gets the RIT status flags.
- static void RIT\_ClearStatusFlags (RIT\_Type \*base, uint32\_t mask) Clears the RIT status flags.

# Read and Write the timer period

- void RIT\_SetTimerCompare (RIT\_Type \*base, uint64\_t count)
  - *Sets the timer period in units of count.*
- void RIT\_SetMaskBit (RIT\_Type \*base, uint64\_t count)

*Sets the mask bit of count compare.* 

• uint64\_t RIT\_GetCompareTimerCount (RIT\_Type \*base)

Reads the current timer counting value of compare register.

- uint64\_t RIT\_GetCounterTimerCount (RIT\_Type \*base)
  - Reads the current timer counting value of counter register.
- uint64\_t RIT\_GetMaskTimerCount (RIT\_Type \*base)

Reads the current timer counting value of mask register.

# Timer Start and Stop

- static void RIT\_StartTimer (RIT\_Type \*base)
  - Starts the timer counting.
- static void RIT\_StopTimer (RIT\_Type \*base)

Stops the timer counting.

# 31.3 Data Structure Documentation

# 31.3.1 struct rit\_config\_t

This structure holds the configuration settings for the RIT peripheral. To initialize this structure to reasonable defaults, call the RIT\_GetDefaultConfig() function and pass a pointer to your config structure instance.

The config struct can be made const so it resides in flash

# **Data Fields**

• bool enableRunInDebug

true: The timer is halted when the processor is halted for debugging.

## 31.3.1.0.0.47 Field Documentation

# 31.3.1.0.0.47.1 bool rit\_config\_t::enableRunInDebug

; false: Debug has no effect on the timer operation.

# 31.4 Enumeration Type Documentation

# 31.4.1 enum rit\_status\_flags\_t

Enumerator

**kRIT\_TimerFlag** Timer flag.

## 31.5 Function Documentation

# 31.5.1 void RIT\_Init ( RIT\_Type \* base, const rit\_config\_t \* config )

Note

This API should be called at the beginning of the application using the RIT driver.

# Parameters

| base   | RIT peripheral base address                |
|--------|--------------------------------------------|
| config | Pointer to the user's RIT config structure |

# 31.5.2 void RIT\_Deinit ( RIT\_Type \* base )

#### **Parameters**

| base |
|------|
|------|

# 31.5.3 void RIT GetDefaultConfig ( rit\_config\_t \* config )

The default values are as follows.

- \* config->enableRunInDebug = false;
- \*

#### **Parameters**

config Pointer to the onfiguration structure.

# 31.5.4 static uint32\_t RIT\_GetStatusFlags ( RIT\_Type \* base ) [inline], [static]

#### **Parameters**

| base | RIT peripheral base address |
|------|-----------------------------|
|------|-----------------------------|

## Returns

The status flags. This is the logical OR of members of the enumeration rit\_status\_flags\_t

# 31.5.5 static void RIT\_ClearStatusFlags ( RIT\_Type \* base, uint32\_t mask ) [inline], [static]

#### **Parameters**

| base | RIT peripheral base address                                                       |
|------|-----------------------------------------------------------------------------------|
| mask | The status flags to clear. This is a logical OR of members of the enumeration rit |
|      | status_flags_t                                                                    |

# 31.5.6 void RIT\_SetTimerCompare ( RIT\_Type \* base, uint64\_t count )

Timers begin counting from the value set by this function until it XXXXXXX, then it counting the value again. Software must stop the counter before reloading it with a new value..

#### SDK API Reference Manual v2.0.0

#### Note

Users can call the utility macros provided in fsl\_common.h to convert to ticks

#### **Parameters**

| base  | RIT peripheral base address    |
|-------|--------------------------------|
| count | Timer period in units of ticks |

# 31.5.7 void RIT\_SetMaskBit ( RIT\_Type \* base, uint64\_t count )

Timers begin counting from the value set by this function until it XXXXXXX, then it counting the value again. Software must stop the counter before reloading it with a new value..

#### Note

Users can call the utility macros provided in fsl\_common.h to convert to ticks

## **Parameters**

| base  | RIT peripheral base address    |
|-------|--------------------------------|
| count | Timer period in units of ticks |

# 31.5.8 uint64\_t RIT\_GetCompareTimerCount ( RIT\_Type \* base )

This function returns the real-time timer counting value, in a range from 0 to a timer period.

## Note

Users can call the utility macros provided in fsl\_common.h to convert ticks to usec or msec

# Parameters

| base | RIT peripheral base address |
|------|-----------------------------|

## Returns

Current timer counting value in ticks

# 31.5.9 uint64\_t RIT\_GetCounterTimerCount ( RIT\_Type \* base )

This function returns the real-time timer counting value, in a range from 0 to a timer period.

Note

Users can call the utility macros provided in fsl common.h to convert ticks to usec or msec

#### **Parameters**

| base | RIT peripheral base address |
|------|-----------------------------|
|------|-----------------------------|

#### Returns

Current timer counting value in ticks

# 31.5.10 uint64\_t RIT\_GetMaskTimerCount ( RIT\_Type \* base )

This function returns the real-time timer counting value, in a range from 0 to a timer period.

Note

Users can call the utility macros provided in fsl\_common.h to convert ticks to usec or msec

## **Parameters**

| base | RIT peripheral base address |
|------|-----------------------------|
|------|-----------------------------|

## Returns

Current timer counting value in ticks

# 31.5.11 static void RIT\_StartTimer(RIT\_Type \* base) [inline], [static]

After calling this function, timers load initial value(0U), count up to desired value or over-flow then the counter will count up again. Each time a timer reaches desired value, it generates a XXXXXXX and sets XXXXXXX.

# Parameters

| base | RIT peripheral base address |
|------|-----------------------------|
|------|-----------------------------|

# 31.5.12 static void RIT\_StopTimer(RIT\_Type \* base) [inline], [static]

This function stop timer counting. Timer reload their new value after the next time they call the RIT\_-StartTimer.

## **Parameters**

| base    | RIT peripheral base address |
|---------|-----------------------------|
| channel | Timer channel number.       |

# Chapter 32

# **RNG: Random Number Generator**

# 32.1 Overview

The KSDK provides a peripheral driver for the Random Number Generator module of LPC devices.

The Random Number Generator is a hardware module that generates 32-bit random numbers. Internally it is accessed by calling ROM API. A typical consumer is a pseudo random number generator (PRNG) which can be implemented to achieve both true randomness and cryptographic strength random numbers using the RNG output as its entropy seed. The data generated by a RNG is intended for direct use by functions that generate secret keys, per-message secrets, random challenges, and other similar quantities used in cryptographic algorithms.

# 32.2 Get random data from RNG

1. RNG\_GetRandomData() function gets random data from the RNG module.

This example code shows how to get 128-bit random data from the RNG driver.

```
uint32_t number;
uint32_t skip;
uint32_t data[4];
/\star Initialisation is done automatically by ROM API. \star/
/* Get Random data */
for (number = 0; number < 4; number++)</pre>
    data[number] = RNG_GetRandomData();
    /* Skip next 32 random numbers for better entropy */
    for (skip = 0; skip < 32; skip++)
        RNG_GetRandomData();
}
/* Print data */
PRINTF("0x");
for (number = 0; number < 4; number++)</pre>
    PRINTF("%08X", data[number]);
PRINTF("\r\n");
```

## **Functions**

• static uint32\_t RNG\_GetRandomData (void) Gets random data.

# **Driver version**

• #define FSL\_RNG\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) RNG driver version 2.0.0.

#### 32.3 **Macro Definition Documentation**

# 32.3.1 #define FSL RNG DRIVER VERSION (MAKE\_VERSION(2, 0, 0))

Current version: 2.0.0

Change log:

- Version 2.0.0
  - Initial version.

#### 32.4 **Function Documentation**

#### static uint32\_t RNG\_GetRandomData( void ) [inline], [static] 32.4.1

This function returns single 32 bit random number.

Returns

random data

SDK API Reference Manual v2.0.0 450 **NXP Semiconductors** 

# Chapter 33

**RTC: Real Time Clock** 

# 33.1 Overview

The SDK provides a driver for the Real Time Clock (RTC).

# 33.2 Function groups

The RTC driver supports operating the module as a time counter.

#### 33.2.1 Initialization and deinitialization

The function RTC\_Init() initializes the RTC with specified configurations. The function RTC\_GetDefault-Config() gets the default configurations.

The function RTC\_Deinit() disables the RTC timer and disables the module clock.

## 33.2.2 Set & Get Datetime

The function RTC\_SetDatetime() sets the timer period in seconds. User passes in the details in date & time format by using the below data structure.

```
typedef struct _rtc_datetime
{
    uint16_t year;
    uint8_t month;
    uint8_t day;
    uint8_t hour;
    uint8_t minute;
    uint8_t second;
} rtc_datetime_t;
```

The function RTC\_GetDatetime() reads the current timer value in seconds, converts it to date & time format and stores it into a datetime structure passed in by the user.

#### 33.2.3 Set & Get Alarm

The function RTC\_SetAlarm() sets the alarm time period in seconds. User passes in the details in date & time format by using the datetime data structure.

The function RTC\_GetAlarm() reads the alarm time in seconds, converts it to date & time format and stores it into a datetime structure passed in by the user.

SDK API Reference Manual v2.0.0

# Typical use case

# 33.2.4 Start & Stop timer

The function RTC\_StartTimer() starts the RTC time counter.

The function RTC\_StopTimer() stops the RTC time counter.

# 33.2.5 Status

Provides functions to get and clear the RTC status.

# 33.2.6 Interrupt

Provides functions to enable/disable RTC interrupts and get current enabled interrupts.

# 33.2.7 High resolution timer

Provides functions to enable high resolution timer and set and get the wake time.

# 33.3 Typical use case

# 33.3.1 RTC tick example

Example to set the RTC current time and trigger an alarm.

```
int main (void)
   uint32_t sec;
   uint32_t currSeconds;
    rtc_datetime_t date;
    /* Board pin, clock, debug console init */
   BOARD_InitHardware();
    /* Init RTC */
    RTC_Init(RTC);
   PRINTF("RTC example: set up time to wake up an alarm\r\n");
    /\star Set a start date time and start RT \star/
    date.year = 2014U;
    date.month = 12U;
    date.day = 25U;
   date.hour = 19U;
   date.minute = 0;
   date.second = 0:
    /\star RTC time counter has to be stopped before setting the date & time in the TSR register \star/
   RTC_StopTimer(RTC);
    /* Set RTC time to default */
    RTC_SetDatetime(RTC, &date);
```

453

```
/* Enable RTC alarm interrupt */
RTC_EnableInterrupts(RTC, kRTC_AlarmInterruptEnable);
/* Enable at the NVIC */
EnableIRQ(RTC_IRQn);
/* Start the RTC time counter */
RTC_StartTimer(RTC);
/* This loop will set the RTC alarm */
while (1)
    busyWait = true;
    /* Get date time */
    RTC_GetDatetime(RTC, &date);
    /* print default time */
    PRINTF("Current datetime: 04d-02d-02d 02d:02d:02dr\n",
           date.year,
           date.month,
           date.day,
           date.hour,
           date.minute,
           date.second);
    /\star Get alarm time from user \star/
    sec = 0;
    PRINTF("Please input the number of second to wait for alarm \r\");
    PRINTF("The second must be positive value\r\n");
    while (sec < 1)</pre>
        SCANF("%d", &sec);
    /\star Read the RTC seconds register to get current time in seconds \star/
    currSeconds = RTC->COUNT;
    /\star Add alarm seconds to current time \star/
    currSeconds += sec;
    /* Set alarm time in seconds */
    RTC->MATCH = currSeconds;
    /* Get alarm time */
    RTC_GetAlarm(RTC, &date);
    /* Print alarm time */
    PRINTF("Alarm will occur at: 04d-02d-02d 02d:02d:02dr\n",
           date.year,
           date.month,
           date.day,
           date.hour,
           date.minute,
           date.second);
    /* Wait until alarm occurs */
    while (busyWait)
    {
    PRINTF("\r\n Alarm occurs !!!! ");
}
```

# Typical use case

# **Files**

• file fsl rtc.h

# **Data Structures**

• struct rtc\_datetime\_t

Structure is used to hold the date and time. More...

# **Enumerations**

```
    enum rtc_interrupt_enable_t {
        kRTC_AlarmInterruptEnable = RTC_CTRL_ALARMDPD_EN_MASK,
        kRTC_WakeupInterruptEnable = RTC_CTRL_WAKEDPD_EN_MASK }
        List of RTC interrupts.
    enum rtc_status_flags_t {
        kRTC_AlarmFlag = RTC_CTRL_ALARM1HZ_MASK,
        kRTC_WakeupFlag = RTC_CTRL_WAKE1KHZ_MASK }
        List of RTC flags.
```

# **Functions**

- static void RTC\_SetWakeupCount (RTC\_Type \*base, uint16\_t wakeupValue)

  Enable the RTC high resolution timer and set the wake-up time.
- static uint16\_t RTC\_GetWakeupCount (RTC\_Type \*base)

Read actual RTC counter value.

• static void RTC\_Reset (RTC\_Type \*base)

Performs a software reset on the RTC module.

# **Driver version**

• #define FSL\_RTC\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) Version 2.0.0.

## Initialization and deinitialization

- void RTC\_Init (RTC\_Type \*base)

  Ungates the RTC clock and enables the RTC oscillator.
- static void RTC\_Deinit (RTC\_Type \*base) Stop the timer and gate the RTC clock.

# **Current Time & Alarm**

- status\_t RTC\_SetDatetime (RTC\_Type \*base, const rtc\_datetime\_t \*datetime)

  Sets the RTC date and time according to the given time structure.
- void RTC\_GetDatetime (RTC\_Type \*base, rtc\_datetime\_t \*datetime)

  Gets the RTC time and stores it in the given time structure.
- status\_t RTC\_SetAlarm (RTC\_Type \*base, const rtc\_datetime\_t \*alarmTime)

  Sets the RTC alarm time.
- void RTC\_GetAlarm (RTC\_Type \*base, rtc\_datetime\_t \*datetime)

  Returns the RTC alarm time.

# **Interrupt Interface**

- static void RTC\_EnableInterrupts (RTC\_Type \*base, uint32\_t mask) Enables the selected RTC interrupts.
- static void RTC\_DisableInterrupts (RTC\_Type \*base, uint32\_t mask)

  Disables the selected RTC interrupts.
- static uint32\_t RTC\_GetEnabledInterrupts (RTC\_Type \*base) Gets the enabled RTC interrupts.

# **Status Interface**

- static uint32\_t RTC\_GetStatusFlags (RTC\_Type \*base)
- Gets the RTC status flags.
   static void RTC\_ClearStatusFlags (RTC\_Type \*base, uint32\_t mask)
   Clears the RTC status flags.

# **Timer Start and Stop**

• static void RTC\_StartTimer (RTC\_Type \*base)

Starts the RTC time counter.

• static void RTC\_StopTimer (RTC\_Type \*base)

Stops the RTC time counter.

# 33.4 Data Structure Documentation

# 33.4.1 struct rtc datetime t

## **Data Fields**

- uint16\_t year
  - Range from 1970 to 2099.
- uint8\_t month
  - Range from 1 to 12.
- uint8\_t day
  - Range from 1 to 31 (depending on month).
- uint8 t hour
  - Range from 0 to 23.
- uint8\_t minute
  - Range from 0 to 59.
- uint8\_t second
  - Range from 0 to 59.

33.4.1.0.0.48 Field Documentation

33.4.1.0.0.48.1 uint16\_t rtc\_datetime\_t::year

33.4.1.0.0.48.2 uint8\_t rtc\_datetime\_t::month

33.4.1.0.0.48.3 uint8\_t rtc\_datetime\_t::day

33.4.1.0.0.48.5 uint8\_t rtc\_datetime\_t::minute

33.4.1.0.0.48.6 uint8\_t rtc\_datetime\_t::second

# 33.5 Enumeration Type Documentation

33.5.1 enum rtc\_interrupt\_enable\_t

#### Enumerator

kRTC\_AlarmInterruptEnable Alarm interrupt.
kRTC WakeupInterruptEnable Wake-up interrupt.

# 33.5.2 enum rtc\_status\_flags\_t

Enumerator

kRTC\_AlarmFlag Alarm flag.kRTC\_WakeupFlag 1kHz wake-up timer flag

#### 33.6 Function Documentation

33.6.1 void RTC\_Init ( RTC\_Type \* base )

Note

This API should be called at the beginning of the application using the RTC driver.

#### **Parameters**

base RTC peripheral base address

# 33.6.2 static void RTC\_Deinit ( RTC\_Type \* base ) [inline], [static]

SDK API Reference Manual v2.0.0

#### **Parameters**

| base | RTC peripheral base address |
|------|-----------------------------|
|------|-----------------------------|

# 33.6.3 status\_t RTC\_SetDatetime ( RTC\_Type \* base, const rtc\_datetime\_t \* datetime )

The RTC counter must be stopped prior to calling this function as writes to the RTC seconds register will fail if the RTC counter is running.

#### **Parameters**

| base     | RTC peripheral base address                                            |
|----------|------------------------------------------------------------------------|
| datetime | Pointer to structure where the date and time details to set are stored |

#### Returns

kStatus\_Success: Success in setting the time and starting the RTC kStatus\_InvalidArgument: Error because the datetime format is incorrect

# 33.6.4 void RTC\_GetDatetime ( RTC\_Type \* base, rtc\_datetime\_t \* datetime )

#### **Parameters**

| base     | RTC peripheral base address                                      |
|----------|------------------------------------------------------------------|
| datetime | Pointer to structure where the date and time details are stored. |

# 33.6.5 status\_t RTC\_SetAlarm ( RTC\_Type \* base, const rtc\_datetime\_t \* alarmTime )

The function checks whether the specified alarm time is greater than the present time. If not, the function does not set the alarm and returns an error.

Parameters

SDK API Reference Manual v2.0.0

| base      | RTC peripheral base address                          |
|-----------|------------------------------------------------------|
| alarmTime | Pointer to structure where the alarm time is stored. |

#### Returns

kStatus\_Success: success in setting the RTC alarm kStatus\_InvalidArgument: Error because the alarm datetime format is incorrect kStatus\_Fail: Error because the alarm time has already passed

# 33.6.6 void RTC GetAlarm ( RTC Type \* base, rtc\_datetime\_t \* datetime )

#### **Parameters**

| base     | RTC peripheral base address                                            |
|----------|------------------------------------------------------------------------|
| datetime | Pointer to structure where the alarm date and time details are stored. |

# 33.6.7 static void RTC\_SetWakeupCount ( RTC\_Type \* base, uint16\_t wakeupValue ) [inline], [static]

#### **Parameters**

| base        | RTC peripheral base address                       |
|-------------|---------------------------------------------------|
| wakeupValue | The value to be loaded into the RTC WAKE register |

# 33.6.8 static uint16\_t RTC\_GetWakeupCount( RTC\_Type \* base) [inline], [static]

#### **Parameters**

| base | RTC peripheral base address |
|------|-----------------------------|
|------|-----------------------------|

# 33.6.9 static void RTC\_EnableInterrupts ( RTC\_Type \* base, uint32\_t mask ) [inline], [static]

#### **Parameters**

| base | RTC peripheral base address                                                                        |
|------|----------------------------------------------------------------------------------------------------|
|      | The interrupts to enable. This is a logical OR of members of the enumeration rtcinterrupt_enable_t |

# 33.6.10 static void RTC\_DisableInterrupts ( RTC\_Type \* base, uint32\_t mask ) [inline], [static]

#### **Parameters**

| base | RTC peripheral base address                                                      |
|------|----------------------------------------------------------------------------------|
| mask | The interrupts to enable. This is a logical OR of members of the enumeration rtc |
|      | interrupt_enable_t                                                               |

# 33.6.11 static uint32\_t RTC\_GetEnabledInterrupts ( RTC\_Type \* base ) [inline], [static]

#### **Parameters**

| base | RTC peripheral base address |
|------|-----------------------------|
|------|-----------------------------|

# Returns

The enabled interrupts. This is the logical OR of members of the enumeration rtc\_interrupt\_enable\_t

# 33.6.12 static uint32\_t RTC\_GetStatusFlags ( RTC\_Type \* base ) [inline], [static]

#### **Parameters**

| base | RTC peripheral base address |
|------|-----------------------------|

#### Returns

The status flags. This is the logical OR of members of the enumeration rtc\_status\_flags\_t

NXP Semiconductors 459

# SDK API Reference Manual v2.0.0

33.6.13 static void RTC\_ClearStatusFlags ( RTC\_Type \* base, uint32\_t mask ) [inline], [static]

#### **Parameters**

| base | RTC peripheral base address                                                                     |
|------|-------------------------------------------------------------------------------------------------|
| mask | The status flags to clear. This is a logical OR of members of the enumeration rtcstatus_flags_t |

# 33.6.14 static void RTC\_StartTimer(RTC\_Type \* base) [inline], [static]

After calling this function, the timer counter increments once a second provided SR[TOF] or SR[TIF] are not set.

#### **Parameters**

| base | RTC peripheral base address |
|------|-----------------------------|
|      | 1 1                         |

# 33.6.15 static void RTC\_StopTimer(RTC\_Type \* base) [inline], [static]

RTC's seconds register can be written to only when the timer is stopped.

## **Parameters**

| base | RTC peripheral base address |
|------|-----------------------------|

# 33.6.16 static void RTC\_Reset ( RTC\_Type \* base ) [inline], [static]

This resets all RTC registers to their reset value. The bit is cleared by software explicitly clearing it.

#### **Parameters**

| base | RTC peripheral base address |
|------|-----------------------------|
|------|-----------------------------|

Chapter 34

SCTimer: SCTimer/PWM (SCT)

#### 34.1 **Overview**

The SDK provides a driver for the SCTimer Module (SCT) of LPC devices.

#### 34.2 **Function groups**

The SCTimer driver supports the generation of PWM signals. The driver also supports enabling events in various states of the SCTimer and the actions that will be triggered when an event occurs.

#### 34.2.1 Initialization and deinitialization

The function SCTIMER\_Init() initializes the SCTimer with specified configurations. The function SCTI-MER\_GetDefaultConfig() gets the default configurations.

The function SCTIMER Deinit() halts the SCTimer counter and turns off the module clock.

# 34.2.2 PWM Operations

The function SCTIMER\_SetupPwm() sets up SCTimer channels for PWM output. The function can set up the PWM signal properties duty cycle and level-mode (active low or high) to use. However, the same PWM period and PWM mode (edge or center-aligned) is applied to all channels requesting the PWM output. The signal duty cycle is provided as a percentage of the PWM period. Its value should be between 1 and 100.

The function SCTIMER\_UpdatePwmDutycycle() updates the PWM signal duty cycle of a particular SC-Timer channel.

#### 34.2.3 Status

Provides functions to get and clear the SCTimer status.

#### 34.2.4 Interrupt

Provides functions to enable/disable SCTimer interrupts and get current enabled interrupts.

SDK API Reference Manual v2.0.0

## 16-bit counter mode

# 34.3 SCTimer State machine and operations

The SCTimer has 10 states and each state can have a set of events enabled that can trigger a user specified action when the event occurs.

# 34.3.1 SCTimer event operations

The user can create an event and enable it in the current state using the functions SCTIMER\_Create-AndScheduleEvent() and SCTIMER\_ScheduleEvent(). SCTIMER\_CreateAndScheduleEvent() creates a new event based on the users preference and enables it in the current state. SCTIMER\_ScheduleEvent() enables an event created earlier in the current state.

# 34.3.2 SCTimer state operations

The user can get the current state number by calling SCTIMER\_GetCurrentState(), he can use this state number to set state transitions when a particular event is triggered.

Once the user has created and enabled events for the current state he can go to the next state by calling the function SCTIMER\_IncreaseState(). The user can then start creating events to be enabled in this new state.

# 34.3.3 SCTimer action operations

There are a set of functions that decide what action should be taken when an event is triggered. SCTIMER\_SetupCaptureAction() sets up which counter to capture and which capture register to read on event trigger. SCTIMER\_SetupNextStateAction() sets up which state the SCTimer state machine should transition to on event trigger. SCTIMER\_SetupOutputSetAction() sets up which pin to set on event trigger. SCTIMER\_SetupOutputToggleAction() sets up which pin to clear on event trigger. SCTIMER\_SetupOutputToggleAction() sets up which pin to toggle on event trigger. SCTIMER\_SetupCounterLimitAction() sets up which counter will be limited on event trigger. SCTIMER\_SetupCounterStopAction() sets up which counter will be stopped on event trigger. SCTIMER\_SetupCounterStartAction() sets up which counter will be started on event trigger. SCTIMER\_SetupCounterHaltAction() sets up which counter will be halted on event trigger. SCTIMER\_SetupDmaTriggerAction() sets up which DMA request will be activated on event trigger.

#### 34.4 16-bit counter mode

The SCTimer is configurable to run as two 16-bit counters via the enableCounterUnify flag that is available in the configuration structure passed in to the SCTIMER Init() function.

When operating in 16-bit mode, it is important the user specify the appropriate counter to use when working with the functions: SCTIMER\_StartTimer(), SCTIMER\_StopTimer(), SCTIMER\_CreateAnd-ScheduleEvent(), SCTIMER\_SetupCaptureAction(), SCTIMER\_SetupCounterLimitAction(), SCTIMER\_SetupCaptureAction(), SCTIM

ER\_SetupCounterStopAction(), SCTIMER\_SetupCounterStartAction(), SCTIMER\_SetupCounterHalt-Action().

# 34.5 Typical use case

# 34.5.1 PWM output

Output a PWM signal on 2 SCTimer channels with different duty cycles.

```
int main (void)
   sctimer_config_t sctimerInfo;
   sctimer_pwm_signal_param_t pwmParam;
   uint32_t event;
   uint32_t sctimerClock;
    /* Board pin, clock, debug console init */
   BOARD_InitHardware();
   sctimerClock = CLOCK_GetFreq(kCLOCK_BusClk);
    /* Print a note to terminal */
   \label{lem:printf} \mbox{PRINTF("\r\nSCTimer example to output 2 center-aligned PWM signals\r\n");}
    PRINTF("\r\nYou will see a change in LED brightness if an LED is connected to the SCTimer output pins")
   PRINTF("\rnIf no LED is connected to the pin, then probe the signal using an oscilloscope");
   SCTIMER_GetDefaultConfig(&sctimerInfo);
    /* Initialize SCTimer module */
   SCTIMER_Init(SCT0, &sctimerInfo);
   /\star Configure first PWM with frequency 24kHZ from output 4 \star/
   pwmParam.output = kSCTIMER_Out_4;
   pwmParam.level = kSCTIMER_HighTrue;
   pwmParam.dutyCyclePercent = 50;
   if (SCTIMER_SetupPwm(SCT0, &pwmParam,
      kSCTIMER_CenterAlignedPwm, 24000U, sctimerClock, &event) == kStatus_Fail)
        return -1:
   /* Configure second PWM with different duty cycle but same frequency as before */
   pwmParam.output = kSCTIMER_Out_2;
   pwmParam.level = kSCTIMER_LowTrue;
   pwmParam.dutyCyclePercent = 20;
   if (SCTIMER_SetupPwm(SCT0, &pwmParam,
      kSCTIMER_CenterAlignedPwm, 24000U, sctimerClock, &event) == kStatus_Fail)
        return -1;
    /* Start the timer */
   SCTIMER_StartTimer(SCT0, kSCTIMER_Counter_L);
   while (1)
```

# **Files**

• file fsl sctimer.h

# Typical use case

# **Data Structures**

```
    struct sctimer_pwm_signal_param_t
        Options to configure a SCTimer PWM signal. More...

    struct sctimer_config_t
        SCTimer configuration structure. More...
```

# **Typedefs**

• typedef void(\* sctimer\_event\_callback\_t )(void) SCTimer callback typedef.

# **Enumerations**

```
enum sctimer_pwm_mode_t {
 kSCTIMER EdgeAlignedPwm = 0U,
 kSCTIMER_CenterAlignedPwm }
    SCTimer PWM operation modes.
enum sctimer_counter_t {
 kSCTIMER\_Counter\_L = 0U,
 kSCTIMER_Counter_H }
    SCTimer counters when working as two independent 16-bit counters.
enum sctimer_input_t {
 kSCTIMER_Input_0 = 0U,
 kSCTIMER_Input_1,
 kSCTIMER_Input_2,
 kSCTIMER_Input_3,
 kSCTIMER_Input_4,
 kSCTIMER_Input_5,
 kSCTIMER_Input_6,
 kSCTIMER_Input_7 }
    List of SCTimer input pins.
enum sctimer_out_t {
 kSCTIMER Out 0 = 0U,
 kSCTIMER_Out_1,
 kSCTIMER_Out_2,
 kSCTIMER_Out_3,
 kSCTIMER_Out_4,
 kSCTIMER_Out_5,
 kSCTIMER_Out_6,
 kSCTIMER_Out_7 }
    List of SCTimer output pins.
enum sctimer_pwm_level_select_t {
 kSCTIMER\_LowTrue = 0U,
 kSCTIMER_HighTrue }
    SCTimer PWM output pulse mode: high-true, low-true or no output.
enum sctimer_clock_mode_t {
```

```
kSCTIMER System ClockMode = 0U,
 kSCTIMER_Sampled_ClockMode,
 kSCTIMER_Input_ClockMode,
 kSCTIMER_Asynchronous_ClockMode }
    SCTimer clock mode options.
 enum sctimer_clock_select_t {
 kSCTIMER\_Clock\_On\_Rise\_Input\_0 = 0U,
 kSCTIMER_Clock_On_Fall_Input_0,
 kSCTIMER_Clock_On_Rise_Input_1,
 kSCTIMER Clock On Fall Input 1,
 kSCTIMER_Clock_On_Rise_Input_2,
 kSCTIMER_Clock_On_Fall_Input_2,
 kSCTIMER_Clock_On_Rise_Input_3,
 kSCTIMER_Clock_On_Fall_Input_3,
 kSCTIMER_Clock_On_Rise_Input_4,
 kSCTIMER_Clock_On_Fall_Input_4,
 kSCTIMER Clock On Rise Input 5,
 kSCTIMER Clock On Fall Input 5,
 kSCTIMER_Clock_On_Rise_Input_6,
 kSCTIMER_Clock_On_Fall_Input_6,
 kSCTIMER_Clock_On_Rise_Input_7,
 kSCTIMER_Clock_On_Fall_Input_7 }
    SCTimer clock select options.
enum sctimer_conflict_resolution_t {
 kSCTIMER_ResolveNone = 0U,
 kSCTIMER ResolveSet,
 kSCTIMER_ResolveClear,
 kSCTIMER_ResolveToggle }
    SCTimer output conflict resolution options.
 enum sctimer event t
    List of SCTimer event types.
enum sctimer_interrupt_enable_t {
 kSCTIMER_Event0InterruptEnable = (1U << 0),
 kSCTIMER Event1InterruptEnable = (1U \ll 1),
 kSCTIMER Event2InterruptEnable = (1U << 2),
 kSCTIMER_Event3InterruptEnable = (1U \ll 3),
 kSCTIMER_Event4InterruptEnable = (1U \ll 4),
 kSCTIMER Event5InterruptEnable = (1U << 5),
 kSCTIMER_Event6InterruptEnable = (1U << 6),
 kSCTIMER_Event7InterruptEnable = (1U \ll 7),
 kSCTIMER_Event8InterruptEnable = (1U << 8),
 kSCTIMER Event9InterruptEnable = (1U \ll 9),
 kSCTIMER Event10InterruptEnable = (1U << 10),
 kSCTIMER_Event11InterruptEnable = (1U << 11),
 kSCTIMER_Event12InterruptEnable = (1U << 12) }
    List of SCTimer interrupts.
```

SDK API Reference Manual v2.0.0

# Typical use case

```
• enum sctimer status flags t {
 kSCTIMER_EventOFlag = (1U << 0),
 kSCTIMER Event1Flag = (1U << 1),
 kSCTIMER_Event2Flag = (1U << 2),
 kSCTIMER Event3Flag = (1U \ll 3),
 kSCTIMER Event4Flag = (1U << 4),
 kSCTIMER_Event5Flag = (1U << 5),
 kSCTIMER_Event6Flag = (1U << 6),
 kSCTIMER Event7Flag = (1U << 7),
 kSCTIMER_Event8Flag = (1U << 8),
 kSCTIMER_Event9Flag = (1U << 9),
 kSCTIMER Event10Flag = (1U \ll 10),
 kSCTIMER_Event11Flag = (1U << 11),
 kSCTIMER Event12Flag = (1U \ll 12),
 kSCTIMER_BusErrorLFlag,
 kSCTIMER BusErrorHFlag }
    List of SCTimer flags.
```

#### **Driver version**

• #define FSL\_SCTIMER\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) *Version 2.0.0.* 

# Initialization and deinitialization

- status\_t SCTIMER\_Init (SCT\_Type \*base, const sctimer\_config\_t \*config)

  Ungates the SCTimer clock and configures the peripheral for basic operation.
- void SCTIMER\_Deinit (SCT\_Type \*base)

Gates the SCTimer clock.

• void SCTIMER\_GetDefaultConfig (sctimer\_config\_t \*config)

Fills in the SCTimer configuration structure with the default settings.

# **PWM** setup operations

• status\_t SCTIMER\_SetupPwm (SCT\_Type \*base, const sctimer\_pwm\_signal\_param\_t \*pwm-Params, sctimer\_pwm\_mode\_t mode, uint32\_t pwmFreq\_Hz, uint32\_t srcClock\_Hz, uint32\_t \*event)

Configures the PWM signal parameters.

• void <u>SCTIMER\_UpdatePwmDutycycle</u> (SCT\_Type \*base, sctimer\_out\_t output, uint8\_t duty-CyclePercent, uint32 t event)

Updates the duty cycle of an active PWM signal.

# **Interrupt Interface**

- static void SCTIMER\_EnableInterrupts (SCT\_Type \*base, uint32\_t mask) Enables the selected SCTimer interrupts.
- static void SCTIMER\_DisableInterrupts (SCT\_Type \*base, uint32\_t mask)

  Disables the selected SCTimer interrupts.

#### SDK API Reference Manual v2.0.0

469

• static uint32\_t SCTIMER\_GetEnabledInterrupts (SCT\_Type \*base) Gets the enabled SCTimer interrupts.

## Status Interface

• static uint32\_t SCTIMER\_GetStatusFlags (SCT\_Type \*base)

Gets the SCTimer status flags.

• static void SCTIMER\_ClearStatusFlags (SCT\_Type \*base, uint32\_t mask) Clears the SCTimer status flags.

# **Counter Start and Stop**

- static void SCTIMER\_StartTimer (SCT\_Type \*base, sctimer\_counter\_t countertoStart) Starts the SCTimer counter.
- static void SCTIMER\_StopTimer (SCT\_Type \*base, sctimer\_counter\_t countertoStop)

  Halts the SCTimer counter.

# Functions to create a new event and manage the state logic

• status\_t SCTIMER\_CreateAndScheduleEvent (SCT\_Type \*base, sctimer\_event\_t howToMonitor, uint32\_t matchValue, uint32\_t whichIO, sctimer\_counter\_t whichCounter, uint32\_t \*event)

Create an event that is triggered on a match or IO and schedule in current state.

• void SCTIMER\_ScheduleEvent (SCT\_Type \*base, uint32\_t event)

Enable an event in the current state.

• status\_t SCTIMER\_IncreaseState (SCT\_Type \*base)

*Increase the state by 1.* 

• uint32\_t SCTIMER\_GetCurrentState (SCT\_Type \*base)

Provides the current state.

# Actions to take in response to an event

• status\_t SCTIMER\_SetupCaptureAction (SCT\_Type \*base, sctimer\_counter\_t whichCounter, uint32 t \*captureRegister, uint32 t event)

Setup capture of the counter value on trigger of a selected event.

- void SCTIMER\_SetCallback (SCT\_Type \*base, sctimer\_event\_callback\_t callback, uint32\_t event)

  Receive noticification when the event trigger an interrupt.
- static void SCTIMER\_SetupNextStateAction (SCT\_Type \*base, uint32\_t nextState, uint32\_t event)

  Transition to the specified state.
- static void SCTIMER\_SetupOutputSetAction (SCT\_Type \*base, uint32\_t whichIO, uint32\_t event) Set the Output.
- static void SCTIMER\_SetupOutputClearAction (SCT\_Type \*base, uint32\_t whichIO, uint32\_t event)

Clear the Output.

- void SCTIMER\_SetupOutputToggleAction (SCT\_Type \*base, uint32\_t whichIO, uint32\_t event)

  Toggle the output level.
- static void SCTIMER\_SetupCounterLimitAction (SCT\_Type \*base, sctimer\_counter\_t which-Counter, uint32 t event)

Limit the running counter.

• static void SCTIMER\_SetupCounterStopAction (SCT\_Type \*base, sctimer\_counter\_t which-Counter, uint32\_t event)

## **Data Structure Documentation**

Stop the running counter.

• static void SCTIMER\_SetupCounterStartAction (SCT\_Type \*base, sctimer\_counter\_t which-Counter, uint32\_t event)

*Re-start the stopped counter.* 

• static void SCTIMER\_SetupCounterHaltAction (SCT\_Type \*base, sctimer\_counter\_t which-Counter, uint32 t event)

Halt the running counter.

static void SCTIMER\_SetupDmaTriggerAction (SCT\_Type \*base, uint32\_t dmaNumber, uint32\_t event)

Generate a DMA request.

void SCTIMER\_EventHandleIRQ (SCT\_Type \*base)

SCTimer interrupt handler.

# 34.6 Data Structure Documentation

# 34.6.1 struct sctimer\_pwm\_signal\_param\_t

## **Data Fields**

sctimer\_out\_t output

The output pin to use to generate the PWM signal.

• sctimer\_pwm\_level\_select\_t level

PWM output active level select.

• uint8\_t dutyCyclePercent

PWM pulse width, value should be between 1 to 100 100 = always active signal (100% duty cycle).

#### 34.6.1.0.0.49 Field Documentation

34.6.1.0.0.49.1 sctimer\_pwm\_level\_select\_t sctimer\_pwm\_signal\_param\_t::level

34.6.1.0.0.49.2 uint8 t sctimer pwm signal param t::dutyCyclePercent

# 34.6.2 struct sctimer config t

This structure holds the configuration settings for the SCTimer peripheral. To initialize this structure to reasonable defaults, call the SCTMR\_GetDefaultConfig() function and pass a pointer to the configuration structure instance.

The configuration structure can be made constant so as to reside in flash.

## **Data Fields**

• bool enableCounterUnify

true: SCT operates as a unified 32-bit counter; false: SCT operates as two 16-bit counters

sctimer\_clock\_mode\_t clockMode

SCT clock mode value.

sctimer\_clock\_select\_t clockSelect

SCT clock select value.

#### SDK API Reference Manual v2.0.0

# **Enumeration Type Documentation**

• bool enableBidirection 1

true: Up-down count mode for the L or unified counter false: Up count mode only for the L or unified counter

• bool enableBidirection h

true: Up-down count mode for the H or unified counter false: Up count mode only for the H or unified counter.

• uint8\_t prescale\_1

Prescale value to produce the L or unified counter clock.

• uint8\_t prescale\_h

*Prescale value to produce the H counter clock.* 

• uint8 t outInitState

Defines the initial output value.

#### 34.6.2.0.0.50 Field Documentation

# 34.6.2.0.0.50.1 bool sctimer\_config\_t::enableBidirection\_h

This field is used only if the enableCounterUnify is set to false

34.6.2.0.0.50.2 uint8\_t sctimer\_config\_t::prescale\_h

This field is used only if the enableCounterUnify is set to false

# 34.7 Typedef Documentation

# 34.7.1 typedef void(\* sctimer event callback t)(void)

# 34.8 Enumeration Type Documentation

# 34.8.1 enum sctimer\_pwm\_mode\_t

Enumerator

```
kSCTIMER_EdgeAlignedPwm Edge-aligned PWM. kSCTIMER_CenterAlignedPwm Center-aligned PWM.
```

# 34.8.2 enum sctimer counter t

Enumerator

```
kSCTIMER_Counter_L Counter L. kSCTIMER_Counter_H Counter H.
```

# **Enumeration Type Documentation**

# 34.8.3 enum sctimer\_input\_t

#### Enumerator

```
kSCTIMER_Input_0 SCTIMER input 0.
kSCTIMER_Input_1 SCTIMER input 1.
kSCTIMER_Input_2 SCTIMER input 2.
kSCTIMER_Input_3 SCTIMER input 3.
kSCTIMER_Input_4 SCTIMER input 4.
kSCTIMER_Input_5 SCTIMER input 5.
kSCTIMER_Input_6 SCTIMER input 6.
kSCTIMER_Input_7 SCTIMER input 7.
```

# 34.8.4 enum sctimer\_out\_t

#### Enumerator

```
kSCTIMER_Out_0 SCTIMER output 0.
kSCTIMER_Out_1 SCTIMER output 1.
kSCTIMER_Out_2 SCTIMER output 2.
kSCTIMER_Out_3 SCTIMER output 3.
kSCTIMER_Out_4 SCTIMER output 4.
kSCTIMER_Out_5 SCTIMER output 5.
kSCTIMER_Out_6 SCTIMER output 6.
kSCTIMER_Out_7 SCTIMER output 7.
```

# 34.8.5 enum sctimer\_pwm\_level\_select\_t

#### Enumerator

```
kSCTIMER_LowTrue Low true pulses. kSCTIMER HighTrue High true pulses.
```

# 34.8.6 enum sctimer\_clock\_mode\_t

#### Enumerator

#### SDK API Reference Manual v2.0.0

### 34.8.7 enum sctimer\_clock\_select\_t

#### Enumerator

```
kSCTIMER Clock On Rise Input 0 Rising edges on input 0.
kSCTIMER_Clock_On_Fall_Input_0 Falling edges on input 0.
kSCTIMER_Clock_On_Rise_Input_1 Rising edges on input 1.
kSCTIMER Clock On Fall Input 1 Falling edges on input 1.
kSCTIMER_Clock_On_Rise_Input_2 Rising edges on input 2.
kSCTIMER_Clock_On_Fall_Input_2 Falling edges on input 2.
kSCTIMER_Clock_On_Rise_Input_3 Rising edges on input 3.
kSCTIMER_Clock_On_Fall_Input_3 Falling edges on input 3.
kSCTIMER Clock On Rise Input 4 Rising edges on input 4.
kSCTIMER_Clock_On_Fall_Input_4 Falling edges on input 4.
kSCTIMER_Clock_On_Rise_Input_5 Rising edges on input 5.
kSCTIMER Clock On Fall Input 5 Falling edges on input 5.
kSCTIMER_Clock_On_Rise_Input_6 Rising edges on input 6.
kSCTIMER_Clock_On_Fall_Input_6 Falling edges on input 6.
kSCTIMER Clock On Rise Input 7 Rising edges on input 7.
kSCTIMER_Clock_On_Fall_Input_7 Falling edges on input 7.
```

### 34.8.8 enum sctimer\_conflict\_resolution\_t

Specifies what action should be taken if multiple events dictate that a given output should be both set and cleared at the same time

#### Enumerator

```
kSCTIMER_ResolveNone No change.kSCTIMER_ResolveSet Set output.kSCTIMER_ResolveClear Clear output.kSCTIMER_ResolveToggle Toggle output.
```

# 34.8.9 enum sctimer\_interrupt\_enable\_t

#### Enumerator

```
    kSCTIMER_Event0InterruptEnable
    kSCTIMER_Event1InterruptEnable
    kSCTIMER_Event2InterruptEnable
    kSCTIMER_Event3InterruptEnable
    kSCTIMER_Event4InterruptEnable
    kSCTIMER_Event5InterruptEnable
    Event 1 interrupt.
    Event 2 interrupt.
    Event 3 interrupt.
    Event 4 interrupt.
    Event 5 interrupt.
```

SDK API Reference Manual v2.0.0

```
    kSCTIMER_Event6InterruptEnable
    kSCTIMER_Event7InterruptEnable
    kSCTIMER_Event8InterruptEnable
    kSCTIMER_Event9InterruptEnable
    kSCTIMER_Event10InterruptEnable
    kSCTIMER_Event11InterruptEnable
    kSCTIMER_Event12InterruptEnable
    Event 10 interrupt.
    Event 11 interrupt.
    Event 12 interrupt.
```

### 34.8.10 enum sctimer\_status\_flags\_t

#### Enumerator

```
kSCTIMER_Event1Flag Event 0 Flag.
kSCTIMER_Event2Flag Event 1 Flag.
kSCTIMER_Event3Flag Event 3 Flag.
kSCTIMER_Event4Flag Event 5 Flag.
kSCTIMER_Event6Flag Event 6 Flag.
kSCTIMER_Event7Flag Event 7 Flag.
kSCTIMER_Event8Flag Event 8 Flag.
kSCTIMER_Event9Flag Event 10 Flag.
kSCTIMER_Event11Flag Event 11 Flag.
kSCTIMER_Event12Flag Event 12 Flag.
kSCTIMER_BusErrorLFlag Bus error due to write when L counter was not halted.
kSCTIMER_BusErrorHFlag Bus error due to write when H counter was not halted.
```

#### 34.9 Function Documentation

# 34.9.1 status\_t SCTIMER Init ( SCT Type \* base, const sctimer\_config\_t \* config\_)

Note

This API should be called at the beginning of the application using the SCTimer driver.

Parameters

| base   | SCTimer peripheral base address              |
|--------|----------------------------------------------|
| config | Pointer to the user configuration structure. |

#### Returns

kStatus\_Success indicates success; Else indicates failure.

### 34.9.2 void SCTIMER\_Deinit ( SCT\_Type \* base )

#### **Parameters**

| base | SCTimer peripheral base address |
|------|---------------------------------|
|------|---------------------------------|

### 34.9.3 void SCTIMER GetDefaultConfig ( sctimer\_config\_t \* config )

The default values are:

```
* config->enableCounterUnify = true;
* config->clockMode = kSCTIMER_System_ClockMode;
* config->clockSelect = kSCTIMER_Clock_On_Rise_Input_0;
* config->enableBidirection_l = false;
* config->enableBidirection_h = false;
* config->prescale_l = 0;
* config->prescale_h = 0;
* config->outInitState = 0;
*
```

#### **Parameters**

```
config Pointer to the user configuration structure.
```

# 34.9.4 status\_t SCTIMER\_SetupPwm ( SCT\_Type \* base, const sctimer\_pwm\_signal\_param\_t \* pwmParams, sctimer\_pwm\_mode\_t mode, uint32\_t pwmFreq\_Hz, uint32\_t srcClock\_Hz, uint32\_t \* event )

Call this function to configure the PWM signal period, mode, duty cycle, and edge. This function will create 2 events; one of the events will trigger on match with the pulse value and the other will trigger when the counter matches the PWM period. The PWM period event is also used as a limit event to reset the counter or change direction. Both events are enabled for the same state. The state number can be retrieved by calling the function SCTIMER\_GetCurrentStateNumber(). The counter is set to operate as one 32-bit counter (unify bit is set to 1). The counter operates in bi-directional mode when generating a center-aligned PWM.

#### Note

When setting PWM output from multiple output pins, they all should use the same PWM mode i.e all PWM's should be either edge-aligned or center-aligned.

#### **Parameters**

| base        | SCTimer peripheral base address                                         |
|-------------|-------------------------------------------------------------------------|
| pwmParams   | PWM parameters to configure the output                                  |
| mode        | PWM operation mode, options available in enumeration sctimer_pwm_mode_t |
| pwmFreq_Hz  | PWM signal frequency in Hz                                              |
| srcClock_Hz | SCTimer counter clock in Hz                                             |
| event       | Pointer to a variable where the PWM period event number is stored       |

#### Returns

kStatus\_Success on success kStatus\_Fail If we have hit the limit in terms of number of events created or if an incorrect PWM dutycylce is passed in.

#### void SCTIMER UpdatePwmDutycycle ( SCT Type \* base, sctimer\_out\_t 34.9.5 output, uint8 t dutyCyclePercent, uint32 t event )

#### **Parameters**

| base                  | SCTimer peripheral base address                                                                                 |
|-----------------------|-----------------------------------------------------------------------------------------------------------------|
| output                | The output to configure                                                                                         |
| dutyCycle-<br>Percent | New PWM pulse width; the value should be between 1 to 100                                                       |
| event                 | Event number associated with this PWM signal. This was returned to the user by the function SCTIMER_SetupPwm(). |

# 34.9.6 static void SCTIMER EnableInterrupts ( SCT Type \* base, uint32 t mask ) [inline], [static]

#### **Parameters**

| base | SCTimer peripheral base address                                                       |
|------|---------------------------------------------------------------------------------------|
| mask | The interrupts to enable. This is a logical OR of members of the enumeration sctimer- |
|      | _interrupt_enable_t                                                                   |

# 34.9.7 static void SCTIMER\_DisableInterrupts ( SCT\_Type \* base, uint32\_t mask ) [inline], [static]

#### **Parameters**

| base | SCTimer peripheral base address                                                       |
|------|---------------------------------------------------------------------------------------|
| mask | The interrupts to enable. This is a logical OR of members of the enumeration sctimer- |
|      | _interrupt_enable_t                                                                   |

# 34.9.8 static uint32\_t SCTIMER\_GetEnabledInterrupts ( SCT\_Type \* base ) [inline], [static]

#### **Parameters**

| base | SCTimer peripheral base address |
|------|---------------------------------|
|------|---------------------------------|

#### Returns

The enabled interrupts. This is the logical OR of members of the enumeration sctimer\_interrupt\_enable\_t

# 34.9.9 static uint32\_t SCTIMER\_GetStatusFlags ( SCT\_Type \* base ) [inline], [static]

#### **Parameters**

| base | SCTimer peripheral base address |
|------|---------------------------------|

#### Returns

The status flags. This is the logical OR of members of the enumeration sctimer\_status\_flags\_t

SDK API Reference Manual v2.0.0

NXP Semiconductors

477

34.9.10 static void SCTIMER\_ClearStatusFlags ( SCT\_Type \* base, uint32\_t mask ) [inline], [static]

#### **Parameters**

| base | SCTimer peripheral base address                                                        |
|------|----------------------------------------------------------------------------------------|
| mask | The status flags to clear. This is a logical OR of members of the enumeration sctimer- |
|      | _status_flags_t                                                                        |

# 34.9.11 static void SCTIMER\_StartTimer ( SCT\_Type \* base, sctimer\_counter\_t countertoStart ) [inline], [static]

#### **Parameters**

| base           | SCTimer peripheral base address                                                          |
|----------------|------------------------------------------------------------------------------------------|
| countertoStart | SCTimer counter to start; if unify mode is set then function always writes to HALT_L bit |

# 34.9.12 static void SCTIMER\_StopTimer ( SCT\_Type \* base, sctimer\_counter\_t countertoStop ) [inline], [static]

#### **Parameters**

| base          | SCTimer peripheral base address                                                         |
|---------------|-----------------------------------------------------------------------------------------|
| countertoStop | SCTimer counter to stop; if unify mode is set then function always writes to HALT_L bit |

# 34.9.13 status\_t SCTIMER\_CreateAndScheduleEvent ( SCT\_Type \* base, sctimer\_event\_t howToMonitor, uint32\_t matchValue, uint32\_t whichIO, sctimer\_counter\_t whichCounter, uint32\_t \* event )

This function will configure an event using the options provided by the user. If the event type uses the counter match, then the function will set the user provided match value into a match register and put this match register number into the event control register. The event is enabled for the current state and the event number is increased by one at the end. The function returns the event number; this event number can be used to configure actions to be done when this event is triggered.

#### **Parameters**

| base         | SCTimer peripheral base address                                                                                                                   |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| howToMonitor | Event type; options are available in the enumeration sctimer_interrupt_enable_t                                                                   |
| matchValue   | The match value that will be programmed to a match register                                                                                       |
| whichIO      | The input or output that will be involved in event triggering. This field is ignored if the event type is "match only"                            |
| whichCounter | SCTimer counter to use when operating in 16-bit mode. In 32-bit mode, this field has no meaning as we have only 1 unified counter; hence ignored. |
| event        | Pointer to a variable where the new event number is stored                                                                                        |

#### Returns

kStatus\_Success on success kStatus\_Error if we have hit the limit in terms of number of events created or if we have reached the limit in terms of number of match registers

### 34.9.14 void SCTIMER\_ScheduleEvent ( SCT\_Type \* base, uint32\_t event )

This function will allow the event passed in to trigger in the current state. The event must be created earlier by either calling the function SCTIMER\_SetupPwm() or function SCTIMER\_CreateAndScheduleEvent()

#### **Parameters**

| base  | SCTimer peripheral base address             |
|-------|---------------------------------------------|
| event | Event number to enable in the current state |

# 34.9.15 status\_t SCTIMER\_IncreaseState ( SCT\_Type \* base )

All future events created by calling the function SCTIMER\_ScheduleEvent() will be enabled in this new state.

#### **Parameters**

| base | SCTimer peripheral base address |
|------|---------------------------------|
|------|---------------------------------|

#### Returns

kStatus\_Success on success kStatus\_Error if we have hit the limit in terms of states used

#### SDK API Reference Manual v2.0.0

# 34.9.16 uint32\_t SCTIMER\_GetCurrentState ( SCT\_Type \* base )

User can use this to set the next state by calling the function SCTIMER\_SetupNextStateAction().

#### **Parameters**

| base | SCTimer peripheral base address |
|------|---------------------------------|
|------|---------------------------------|

#### Returns

The current state

# 34.9.17 status\_t SCTIMER\_SetupCaptureAction ( SCT\_Type \* base, sctimer\_counter\_t whichCounter, uint32\_t \* captureRegister, uint32\_t event )

#### **Parameters**

| base            | SCTimer peripheral base address                                                                                                                                      |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| whichCounter    | SCTimer counter to use when operating in 16-bit mode. In 32-bit mode, this field has no meaning as only the Counter_L bits are used.                                 |
| captureRegister | Pointer to a variable where the capture register number will be returned. User can read the captured value from this register when the specified event is triggered. |
| event           | Event number that will trigger the capture                                                                                                                           |

#### Returns

kStatus\_Success on success kStatus\_Error if we have hit the limit in terms of number of match/capture registers available

# 34.9.18 void SCTIMER\_SetCallback ( SCT\_Type \* base, sctimer\_event\_callback\_t callback, uint32\_t event )

If the interrupt for the event is enabled by the user, then a callback can be registered which will be invoked when the event is triggered

#### **Parameters**

| base | SCTimer peripheral base address |
|------|---------------------------------|
|------|---------------------------------|

| event    | Event number that will trigger the interrupt   |
|----------|------------------------------------------------|
| callback | Function to invoke when the event is triggered |

# 34.9.19 static void SCTIMER\_SetupNextStateAction ( SCT\_Type \* base, uint32\_t nextState, uint32\_t event ) [inline], [static]

This transition will be triggered by the event number that is passed in by the user.

#### **Parameters**

| base      | SCTimer peripheral base address                     |
|-----------|-----------------------------------------------------|
| nextState | The next state SCTimer will transition to           |
| event     | Event number that will trigger the state transition |

# 34.9.20 static void SCTIMER\_SetupOutputSetAction ( SCT\_Type \* base, uint32\_t whichIO, uint32\_t event ) [inline], [static]

This output will be set when the event number that is passed in by the user is triggered.

#### **Parameters**

| base    | SCTimer peripheral base address                  |
|---------|--------------------------------------------------|
| whichIO | The output to set                                |
| event   | Event number that will trigger the output change |

# 34.9.21 static void SCTIMER\_SetupOutputClearAction ( SCT\_Type \* base, uint32\_t whichIO, uint32\_t event ) [inline], [static]

This output will be cleared when the event number that is passed in by the user is triggered.

#### **Parameters**

| base    | SCTimer peripheral base address                  |
|---------|--------------------------------------------------|
| whichIO | The output to clear                              |
| event   | Event number that will trigger the output change |

# 34.9.22 void SCTIMER\_SetupOutputToggleAction ( SCT\_Type \* base, uint32\_t whichIO, uint32\_t event )

This change in the output level is triggered by the event number that is passed in by the user.

#### **Parameters**

| base    | SCTimer peripheral base address                  |
|---------|--------------------------------------------------|
| whichIO | The output to toggle                             |
| event   | Event number that will trigger the output change |

# 34.9.23 static void SCTIMER\_SetupCounterLimitAction ( SCT\_Type \* base, sctimer\_counter\_t whichCounter, uint32 t event ) [inline], [static]

The counter is limited when the event number that is passed in by the user is triggered.

#### **Parameters**

| base         | SCTimer peripheral base address                                                      |
|--------------|--------------------------------------------------------------------------------------|
| whichCounter | SCTimer counter to use when operating in 16-bit mode. In 32-bit mode, this field has |
|              | no meaning as only the Counter_L bits are used.                                      |
| event        | Event number that will trigger the counter to be limited                             |

# 34.9.24 static void SCTIMER\_SetupCounterStopAction ( SCT\_Type \* base, sctimer counter t whichCounter, uint32 t event ) [inline], [static]

The counter is stopped when the event number that is passed in by the user is triggered.

#### Parameters

| base         | SCTimer peripheral base address                                                                                                      |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------|
| whichCounter | SCTimer counter to use when operating in 16-bit mode. In 32-bit mode, this field has no meaning as only the Counter_L bits are used. |
| event        | Event number that will trigger the counter to be stopped                                                                             |

# 34.9.25 static void SCTIMER\_SetupCounterStartAction ( SCT\_Type \* base, sctimer\_counter\_t whichCounter, uint32 t event ) [inline], [static]

The counter will re-start when the event number that is passed in by the user is triggered.

#### **Parameters**

| base         | SCTimer peripheral base address                                                      |
|--------------|--------------------------------------------------------------------------------------|
| whichCounter | SCTimer counter to use when operating in 16-bit mode. In 32-bit mode, this field has |
|              | no meaning as only the Counter_L bits are used.                                      |
| event        | Event number that will trigger the counter to re-start                               |

# 34.9.26 static void SCTIMER\_SetupCounterHaltAction ( SCT\_Type \* base, sctimer\_counter\_t whichCounter, uint32\_t event ) [inline], [static]

The counter is disabled (halted) when the event number that is passed in by the user is triggered. When the counter is halted, all further events are disabled. The HALT condition can only be removed by calling the SCTIMER\_StartTimer() function.

#### **Parameters**

| base         | SCTimer peripheral base address                                                      |
|--------------|--------------------------------------------------------------------------------------|
| whichCounter | SCTimer counter to use when operating in 16-bit mode. In 32-bit mode, this field has |
|              | no meaning as only the Counter_L bits are used.                                      |
| event        | Event number that will trigger the counter to be halted                              |

# 34.9.27 static void SCTIMER\_SetupDmaTriggerAction ( SCT\_Type \* base, uint32\_t dmaNumber, uint32\_t event ) [inline], [static]

DMA request will be triggered by the event number that is passed in by the user.

#### **Parameters**

|   | base      | SCTimer peripheral base address                |
|---|-----------|------------------------------------------------|
| ď | dmaNumber | The DMA request to generate                    |
|   | event     | Event number that will trigger the DMA request |

# 34.9.28 void SCTIMER\_EventHandleIRQ ( SCT\_Type \* base )

### Parameters

base | SCTimer peripheral base address.

# Chapter 35

## SDIF: SD/MMC/SDIO card interface

#### 35.1 Overview

The KSDK provides a peripheral driver for the SD/MMC/SDIO card interface (sdif) module of LPC devices.

### 35.2 Typical use case

#### 35.2.1 sdif Operation

```
/* Initializes the sdif. */
   sdif_config_t sdifConfig;
   sdifConfig->responseTimeout = 0x40U;
   sdifConfig->cardDetDebounce_Clock = 0xFFFFFFU;
   sdifConfig->dataTimeout = 0xFFFFFFU;
   SDIF_Init(BOARD_sdif_BASEADDR, sdifConfig);
/* transfer data/commmand in a blocking way */
    /* Internal DMA configuration */
    sdif_dma_config_t dmaConfig;
   dmaConfig.enableFixBurstLen = true;
   dmaConfig.mode = kSDIF_ChainDMAMode;
   dmaConfig.dmaDesBufferLen = 0x04;/* one contain one descriptor */
    /* config the command to send */
   sdif_command_t command;
   command.index = read/write;
   command.argument = argument;
   command.responseType = command response type;
    /\star config the data if need transfer data \star/
   sdif_data_t data;
   data.autoDataTransferStop = true;
   data.blockSize = 128;
   data.blockCount = 1;
   data.rxData = user define buffer to recieve data;
    /\star transfer data in blocking way \star/
   sdif_transfer_t transfer.;
   transfer.dmaConfig = &dmaConfig;
   transfer.command = &command;
   transfer.data = &data;
    /* need check the status */
   SDIF_TransferBlocking(base, &transfer);
/* transfer data/command in a non-blocking way */
    /* create you call back function */
   sdif_transfer_callback_t callBack;
   callBack.CardInserted = CardInsert;
   callBack.DMADesUnavailable = DMADesUnavailable;
   callBack.CommandReload = CommandReload;
   callBack.TransferComplete = TransferComplete;
    sdif_handle_t handle;
   SDIF_TransferCreateHandle(base, &handle, &callback, &userData);
```

#### SDK API Reference Manual v2.0.0

#### Typical use case

struct sdif\_data\_t

Card data descriptor. More...

struct sdif\_command\_t

Card command descriptor. More...

struct sdif\_transfer\_t

Transfer state. More...

struct sdif\_config\_t

Data structure to initialize the sdif. More...

Defines the internal DMA config structure. More...

struct sdif\_capability\_t

SDIF capability information. More...

• struct sdif\_transfer\_callback\_t

sdif callback functions. More...

• struct sdif handle t

sdif handle More...

struct sdif\_host\_t

sdif host descriptor More...

#### **Macros**

- #define SDIF\_DriverIRQHandler SDIO\_DriverIRQHandler
  - convert the name here, due to RM use SDIO
- #define SDIF\_SUPPORT\_SD\_VERSION (0x20)

define the controller support sd/sdio card version 2.0

• #define SDIF\_SUPPORT\_MMC\_VERSION (0x44)

define the controller support mmc card version 4.4

• #define SDIF\_TIMEOUT\_VALUE (65535U)

define the timeout counter

• #define SDIF\_POLL\_DEMAND\_VALUE (0xFFU)

this value can be any value

• #define SDIF\_DMA\_DESCRIPTOR\_BUFFER1\_SIZE(x) (x & 0x1FFFU)

DMA descriptor buffer1 size.

• #define SDIF\_DMA\_DESCRIPTOR\_BUFFER2\_SIZE(x) ((x & 0x1FFFU) << 13U)

DMA descriptor buffer2 size.

• #define SDIF\_RX\_WATERMARK (15U)

RX water mark value.

• #define SDIF\_TX\_WATERMARK (16U)

TX water mark value.

• #define SDIF\_INDENTIFICATION\_MODE\_SAMPLE\_DELAY (0X17U)

SDIOCLKCTRL setting below clock delay setting should meet you board layout user can change it when you meet timing mismatch issue such as: response error/CRC error and so on.

### **Typedefs**

• typedef status\_t(\* sdif\_transfer\_function\_t )(SDIF\_Type \*base, sdif\_transfer\_t \*content) sdif transfer function.

#### **Enumerations**

```
enum _sdif_status {
 kStatus_SDIF_DescriptorBufferLenError = MAKE_STATUS(kStatusGroup_SDIF, 0U),
 kStatue_SDIF_InvalidArgument = MAKE_STATUS(kStatusGroup_SDIF, 1U),
 kStatus_SDIF_SyncCmdTimeout = MAKE_STATUS(kStatusGroup_SDIF, 2U) }
    SDIF status.
enum _sdif_capability_flag {
 kSDIF_SupportHighSpeedFlag = 0x1U,
 kSDIF_SupportDmaFlag = 0x2U,
 kSDIF SupportSuspendResumeFlag = 0x4U,
 kSDIF\_SupportV330Flag = 0x8U,
 kSDIF\_Support4BitFlag = 0x10U,
 kSDIF_Support8BitFlag = 0x20U }
    Host controller capabilities flag mask.
enum _sdif_reset_type {
 kSDIF_ResetController,
 kSDIF_ResetFIFO = SDIF_CTRL_FIFO_RESET_MASK,
 kSDIF_ResetDMAInterface = SDIF_CTRL_DMA_RESET_MASK,
 kSDIF ResetAll }
    define the reset type
enum sdif_bus_width_t {
 kSDIF Bus1BitWidth = 0U,
 kSDIF_Bus4BitWidth = SDIF_CTYPE_CARD_WIDTH0_MASK,
 kSDIF_Bus8BitWidth = SDIF_CTYPE_CARD_WIDTH1_MASK }
    define the card bus width type
enum _sdif_command_flags {
```

#### Typical use case

```
kSDIF CmdResponseExpect = SDIF CMD RESPONSE EXPECT MASK,
 kSDIF_CmdResponseLengthLong = SDIF_CMD_RESPONSE_LENGTH_MASK,
 kSDIF CmdCheckResponseCRC = SDIF CMD CHECK RESPONSE CRC MASK,
 kSDIF_DataExpect = SDIF_CMD_DATA_EXPECTED_MASK,
 kSDIF DataWriteToCard = SDIF CMD READ WRITE MASK,
 kSDIF_DataStreamTransfer = SDIF_CMD_TRANSFER_MODE_MASK,
 kSDIF_DataTransferAutoStop = SDIF_CMD_SEND_AUTO_STOP_MASK,
 kSDIF_WaitPreTransferComplete,
 kSDIF TransferStopAbort,
 kSDIF_SendInitialization,
 kSDIF_CmdUpdateClockRegisterOnly,
 kSDIF_CmdtoReadCEATADevice = SDIF_CMD_READ_CEATA_DEVICE_MASK,
 kSDIF_CmdExpectCCS = SDIF_CMD_CCS_EXPECTED_MASK,
 kSDIF BootModeEnable = SDIF_CMD_ENABLE_BOOT_MASK,
 kSDIF_BootModeExpectAck = SDIF_CMD_EXPECT_BOOT_ACK_MASK,
 kSDIF BootModeDisable = SDIF CMD DISABLE BOOT MASK,
 kSDIF BootModeAlternate = SDIF CMD BOOT MODE MASK,
 kSDIF_CmdVoltageSwitch = SDIF_CMD_VOLT_SWITCH_MASK,
 kSDIF_CmdDataUseHoldReg = SDIF_CMD_USE_HOLD_REG_MASK }
   define the command flags
enum _sdif_command_type {
 kCARD\_CommandTypeNormal = 0U,
 kCARD_CommandTypeSuspend = 1U,
 kCARD\_CommandTypeResume = 2U,
 kCARD CommandTypeAbort = 3U }
   The command type.
enum _sdif_response_type {
 kCARD_ResponseTypeNone = 0U,
 kCARD_ResponseTypeR1 = 1U,
 kCARD_ResponseTypeR1b = 2U,
 kCARD_ResponseTypeR2 = 3U,
 kCARD_ResponseTypeR3 = 4U,
 kCARD_ResponseTypeR4 = 5U,
 kCARD_ResponseTypeR5 = 6U,
 kCARD_ResponseTypeR5b = 7U,
 kCARD_ResponseTypeR6 = 8U,
 kCARD ResponseTypeR7 = 9U }
   The command response type.
enum _sdif_interrupt_mask {
```

493

```
kSDIF CardDetect = SDIF INTMASK CDET MASK,
 kSDIF_ResponseError = SDIF_INTMASK_RE_MASK,
 kSDIF CommandDone = SDIF INTMASK CDONE MASK,
 kSDIF_DataTransferOver = SDIF_INTMASK_DTO_MASK,
 kSDIF_WriteFIFORequest = SDIF_INTMASK_TXDR_MASK,
 kSDIF_ReadFIFORequest = SDIF_INTMASK_RXDR_MASK,
 kSDIF_ResponseCRCError = SDIF_INTMASK_RCRC_MASK,
 kSDIF_DataCRCError = SDIF_INTMASK_DCRC_MASK,
 kSDIF ResponseTimeout = SDIF INTMASK RTO MASK,
 kSDIF_DataReadTimeout = SDIF_INTMASK_DRTO_MASK,
 kSDIF_DataStarvationByHostTimeout = SDIF_INTMASK_HTO_MASK,
 kSDIF FIFOError = SDIF INTMASK FRUN MASK,
 kSDIF_HardwareLockError = SDIF_INTMASK_HLE_MASK,
 kSDIF_DataStartBitError = SDIF_INTMASK_SBE_MASK,
 kSDIF_AutoCmdDone = SDIF_INTMASK_ACD_MASK,
 kSDIF_DataEndBitError = SDIF_INTMASK_EBE_MASK,
 kSDIF_SDIOInterrupt = SDIF_INTMASK_SDIO_INT_MASK_MASK,
 kSDIF_CommandTransferStatus,
 kSDIF_DataTransferStatus,
 kSDIF AllInterruptStatus = 0x1FFFFU }
    define the interrupt mask flags
enum _sdif_dma_status {
 kSDIF_DMATransFinishOneDescriptor = SDIF_IDSTS_TI_MASK,
 kSDIF_DMARecvFinishOneDescriptor = SDIF_IDSTS_RI_MASK,
 kSDIF DMAFatalBusError = SDIF IDSTS FBE MASK,
 kSDIF_DMADescriptorUnavailable = SDIF_IDSTS_DU_MASK,
 kSDIF_DMACardErrorSummary = SDIF_IDSTS_CES_MASK,
 kSDIF_NormalInterruptSummary = SDIF_IDSTS_NIS_MASK,
 kSDIF_AbnormalInterruptSummary = SDIF_IDSTS_AIS_MASK }
    define the internal DMA status flags
enum _sdif_dma_descriptor_flag {
 kSDIF_DisableCompleteInterrupt = 0x2U,
 kSDIF_DMADescriptorDataBufferEnd = 0x4U,
 kSDIF_DMADescriptorDataBufferStart = 0x8U,
 kSDIF_DMASecondAddrChained = 0x10U,
 kSDIF_DMADescriptorEnd = 0x20U,
 kSDIF DMADescriptorOwnByDMA = 0x80000000U }
    define the internal DMA descriptor flag
enum sdif_dma_mode_t
    define the internal DMA mode
enum _sdif_card_freq {
 kSDIF Freq50MHZ = 50000000U,
 kSDIF_Freq400KHZ = 400000U }
    define the card work freq mode
enum _sdif_clock_pharse_shift {
```

#### Typical use case

```
kSDIF_ClcokPharseShift0,
kSDIF_ClcokPharseShift90,
kSDIF_ClcokPharseShift180,
kSDIF_ClcokPharseShift270 }
define the clock pharse shift
```

#### **Functions**

```
    void SDIF_Init (SDIF_Type *base, sdif_config_t *config)
        SDIF module initialization function.
    void SDIF_Deinit (SDIF_Type *base)
        SDIF module deinit function.
    bool SDIF_SendCardActive (SDIF_Type *base, uint32_t timeout)
```

• bool SDIF\_SendCardActive (SDIF\_Type \*base, uint32\_t timeout)

SDIF send initialize 80 clocks for SD card after initilize.

• static uint32\_t SDIF\_DetectCardInsert (SDIF\_Type \*base, bool data3) SDIF module detect card insert status function.

• static void SDIF\_EnableCardClock (SDIF\_Type \*base, bool enable)

SDIF module enable/disable card clock.
 static void SDIF\_EnableLowPowerMode (SDIF\_Type \*base, bool enable)

SDIF module enable/disable module disable the card clock to enter low power mode when card is idle, for SDIF cards, if interrupts must be detected, clock should not be stopped.

• uint32\_t SDIF\_SetCardClock (SDIF\_Type \*base, uint32\_t srcClock\_Hz, uint32\_t target\_HZ) Sets the card bus clock frequency.

• bool SDIF\_Reset (SDIF\_Type \*base, uint32\_t mask, uint32\_t timeout) reset the different block of the interface.

static void SDIF\_EnableCardPower (SDIF\_Type \*base, bool enable)
 enable/disable the card power.

• static uint32\_t SDIF\_GetCardWriteProtect (SDIF\_Type \*base) get the card write protect status

static void SDIF\_SetCardBusWidth (SDIF\_Type \*base, sdif\_bus\_width\_t type)
 set card data bus width

• static void SDIF\_AssertHardwareReset (SDIF\_Type \*base)

toggle state on hardware reset PIN This is used which card has a reset PIN typically.

• status\_t SDIF\_SendCommand (SDIF\_Type \*base, sdif\_command\_t \*cmd, uint32\_t timeout) send command to the card

• static void SDIF\_EnableGlobalInterrupt (SDIF\_Type \*base, bool enable) SDIF enable/disable global interrupt.

• static void SDIF\_EnableInterrupt (SDIF\_Type \*base, uint32\_t mask)

SDIF enable interrupt.

• static void SDIF\_DisableInterrupt (SDIF\_Type \*base, uint32\_t mask) SDIF disable interrupt.

• static uint32\_t SDIF\_GetInterruptStatus (SDIF\_Type \*base) SDIF get interrupt status.

• static void SDIF\_ClearInterruptStatus (SDIF\_Type \*base, uint32\_t mask) SDIF clear interrupt status.

• void SDIF\_TransferCreateHandle (SDIF\_Type \*base, sdif\_handle\_t \*handle, sdif\_transfer\_callback\_t \*callback, void \*userData)

Creates the SDIF handle.

• static void SDIF\_EnableDmaInterrupt (SDIF\_Type \*base, uint32\_t mask) SDIF enable DMA interrupt.

• static void SDIF\_DisableDmaInterrupt (SDIF\_Type \*base, uint32\_t mask)

SDIF disable DMA interrupt.

• static uint32\_t SDIF\_GetInternalDMAStatus (SDIF\_Type \*base)

SDIF get internal DMA status.

• static void SDIF\_ClearInternalDMAStatus (SDIF\_Type \*base, uint32\_t mask)

SDIF clear internal DMA status.

• status\_t SDIF\_InternalDMAConfig (SDIF\_Type \*base, sdif\_dma\_config\_t \*config, const uint32\_t \*data, uint32\_t dataSize)

SDIF internal DMA config function.

• static void SDIF\_SendReadWait (SDIF\_Type \*base)

SDIF send read wait to SDIF card function.

• bool SDIF\_AbortReadData (SDIF\_Type \*base, uint32\_t timeout)

SDIF abort the read data when SDIF card is in suspend state Once assert this bit,data state machine will be reset which is waiting for the next blocking data,used in SDIO card suspend sequence, should call after suspend cmd send.

• static void SDIF\_EnableCEATAInterrupt (SDIF\_Type \*base, bool enable)

SDIF enable/disable CE-ATA card interrupt this bit should set together with the card register.

• status\_t SDIF\_TransferNonBlocking (SDIF\_Type \*base, sdif\_handle\_t \*handle, sdif\_dma\_config\_t \*dmaConfig, sdif\_transfer\_t \*transfer)

SDIF transfer function data/cmd in a non-blocking way this API should be use in interrupt mode, when use this API user must call SDIF\_TransferCreateHandle first, all status check through interrupt.

status\_t SDIF\_TransferBlocking (SDIF\_Type \*base, sdif\_dma\_config\_t \*dmaConfig, sdif\_transfer\_t \*transfer)

SDIF transfer function data/cmd in a blocking way.

status\_t SDIF\_ReleaseDMADescriptor (SDIF\_Type \*base, sdif\_dma\_config\_t \*dmaConfig)
 SDIF release the DMA descriptor to DMA engine this function should be called when DMA descriptor unavailable status occurs.

• void SDIF\_GetCapability (SDIF\_Type \*base, sdif\_capability\_t \*capability)

SDIF return the controller capability.

• static uint32\_t SDIF\_GetControllerStatus (SDIF\_Type \*base)

SDIF return the controller status.

• static void SDIF\_SendCCSD (SDIF\_Type \*base, bool withAutoStop)

SDIF send command complete signal disable to CE-ATA card.

• void SDIF\_ConfigClockDelay (uint32\_t target\_HZ, uint32\_t divider)

SDIF config the clock delay This function is used to config the cclk\_in delay to sample and drvive the data ,should meet the min setup time and hold time, and user need to config this paramter according to your board setting.

#### **Driver version**

• #define FSL\_SDIF\_DRIVER\_VERSION (MAKE\_VERSION(2U, 0U, 0U))

Driver version 2.0.0.

#### 35.3 Data Structure Documentation

#### 35.3.1 struct sdif dma descriptor t

#### **Data Fields**

uint32\_t dmaDesAttribute

SDK API Reference Manual v2.0.0

NXP Semiconductors 495

#### **Data Structure Documentation**

internal DMA attribute control and status

uint32\_t dmaDataBufferSize

internal DMA transfer buffer size control

const uint32\_t \* dmaDataBufferAddr0

internal DMA buffer 0 addr, the buffer size must be 32bit aligned

const uint32\_t \* dmaDataBufferAddr1

internal DMA buffer 1 addr, the buffer size must be 32bit aligned

### 35.3.2 struct sdif\_dma\_config\_t

#### **Data Fields**

• bool enableFixBurstLen

fix burst len enable/disable flag, When set, the AHB will

use only SINGLE, INCR4, INCR8 or INCR16 during start of normal burst transfers.

• sdif\_dma\_mode\_t mode

define the DMA mode

uint8\_t dmaDesSkipLen

define the descriptor skip length, the length between two descriptor this field is special for dual DMA mode

uint32\_t \* dmaDesBufferStartAddr

internal DMA descriptor start address

• uint32\_t dmaDesBufferLen

internal DMA buffer descriptor buffer len ,user need to pay attention to the dma descriptor buffer length if it is bigger enough for your transfer

#### 35.3.2.0.0.51 Field Documentation

#### 35.3.2.0.0.51.1 bool sdif\_dma\_config\_t::enableFixBurstLen

When reset, the AHB will use SINGLE and INCR burst transfer operations

#### 35.3.3 struct sdif data t

#### **Data Fields**

bool streamTransfer

indicate this is a stream data transfer command

bool enableAutoCommand12

indicate if auto stop will send when data transfer over

• bool enableIgnoreError

indicate if enable ignore error when transfer data

• size t blockSize

Block size, take care when config this parameter.

uint32\_t blockCount

Block count.

• uint32\_t \* rxData

data buffer to recieve

• const uint32\_t \* txData data buffer to transfer

### 35.3.4 struct sdif\_command\_t

Define card command-related attribute.

#### **Data Fields**

• uint32\_t index

Command index.

• uint32\_t argument

Command argument.

• uint32\_t response [4U]

Response for this command.

• uint32\_t type

define the command type

• uint32\_t responseType

Command response type.

• uint32\_t flags

Cmd flags.

• uint32\_t responseErrorFlags

response error flags, need to check the flags when recieve the cmd response

### 35.3.5 struct sdif transfer t

#### **Data Fields**

• sdif\_data\_t \* data

Data to transfer.

sdif\_command\_t \* command

Command to send.

### 35.3.6 struct sdif config t

#### **Data Fields**

• uint8\_t responseTimeout

command reponse timeout value

• uint32\_t cardDetDebounce\_Clock

define the debounce clock count which will used in card detect logic, typical value is 5-25ms

• uint32\_t endianMode

define endian mode ,this field is not used in this module actually, keep for compatible with middleware

#### SDK API Reference Manual v2.0.0

#### **Data Structure Documentation**

• uint32\_t dataTimeout data timeout value

### 35.3.7 struct sdif\_capability\_t

Defines a structure to get the capability information of SDIF.

#### **Data Fields**

• uint32\_t sdVersion

support SD card/sdio version

• uint32\_t mmcVersion

support emmc card version

• uint32\_t maxBlockLength

Maximum block length united as byte.

• uint32\_t maxBlockCount

Maximum byte count can be transfered.

• uint32\_t flags

Capability flags to indicate the support information.

### 35.3.8 struct sdif\_transfer\_callback\_t

#### **Data Fields**

• void(\* SDIOInterrupt )(void)

SDIO card interrupt occurs.

void(\* DMADesUnavailable )(void)

DMA descriptor unavailable.

void(\* CommandReload )(void)

command buffer full, need re-load

• void(\* TransferComplete )(SDIF\_Type \*base, void \*handle, status\_t status, void \*userData) Transfer complete callback.

## 35.3.9 struct sdif handle t

Defines the structure to save the sdif state information and callback function. The detail interrupt status when send command or transfer data can be obtained from interruptFlags field by using mask defined in sdif\_interrupt\_flag\_t;

Note

All the fields except interruptFlags and transferredWords must be allocated by the user.

#### **Data Fields**

sdif\_data\_t \*volatile data

Data to transfer.

• sdif command t \*volatile command

Command to send.

• volatile uint32 t interruptFlags

Interrupt flags of last transaction.

volatile uint32\_t dmaInterruptFlags

DMA interrupt flags of last transaction.

• volatile uint32 t transferredWords

Words transferred by polling way.

• sdif\_transfer\_callback\_t callback

Callback function.

void \* userData

Parameter for transfer complete callback.

### 35.3.10 struct sdif\_host\_t

#### **Data Fields**

• SDIF\_Type \* base

sdif peripheral base address

• uint32 t sourceClock Hz

sdif source clock frequency united in Hz

sdif\_config\_t config

sdif configuration

sdif\_transfer\_function\_t transfer

sdif transfer function

sdif\_capability\_t capability

sdif capability information

#### 35.4 Macro Definition Documentation

#### 35.4.1 #define FSL\_SDIF\_DRIVER\_VERSION (MAKE\_VERSION(2U, 0U, 0U))

### 35.5 Typedef Documentation

```
35.5.1 typedef status_t(* sdif_transfer_function_t)(SDIF_Type *base, sdif_transfer_t *content)
```

### 35.6 Enumeration Type Documentation

#### 35.6.1 enum sdif\_status

Enumerator

kStatus\_SDIF\_DescriptorBufferLenError Set DMA descriptor failed.

SDK API Reference Manual v2.0.0

#### **Enumeration Type Documentation**

kStatue\_SDIF\_InvalidArgument invalid argument statuskStatus\_SDIF\_SyncCmdTimeout sync command to CIU timeout status

### 35.6.2 enum \_sdif\_capability\_flag

#### Enumerator

kSDIF\_SupportHighSpeedFlag Support high-speed.

kSDIF\_SupportDmaFlag Support DMA.

kSDIF\_SupportSuspendResumeFlag Support suspend/resume.

**kSDIF\_SupportV330Flag** Support voltage 3.3V.

kSDIF\_Support4BitFlag Support 4 bit mode.

kSDIF\_Support8BitFlag Support 8 bit mode.

### 35.6.3 enum \_sdif\_reset\_type

#### Enumerator

kSDIF\_ResetController
reset controller, will reset: BIU/CIU interface CIU and state machine, AB-ORT\_READ\_DATA, SEND\_IRQ\_RESPONSE and READ\_WAIT bits of control register, STA-RT\_CMD bit of the command register

kSDIF\_ResetFIFO reset data FIFO

kSDIF ResetDMAInterface reset DMA interface

kSDIF ResetAll reset all

### 35.6.4 enum sdif\_bus\_width\_t

#### Enumerator

kSDIF\_Bus1BitWidth 1bit bus width, 1bit mode and 4bit mode share one register bit

kSDIF\_Bus4BitWidth 4bit mode mask

kSDIF\_Bus8BitWidth support 8 bit mode

# 35.6.5 enum \_sdif\_command\_flags

#### Enumerator

kSDIF\_CmdResponseExpect command request response

kSDIF\_CmdResponseLengthLong command response length long

kSDIF\_CmdCheckResponseCRC request check command response CRC

#### SDK API Reference Manual v2.0.0

#### **Enumeration Type Documentation**

kSDIF\_DataExpect request data transfer, ethier read/write

kSDIF DataWriteToCard data transfer direction

kSDIF\_DataStreamTransfer data transfer mode :stream/block transfer command

kSDIF\_DataTransferAutoStop data transfer with auto stop at the end of

kSDIF\_WaitPreTransferComplete wait pre transfer complete before sending this cmd

**kSDIF\_TransferStopAbort** when host issue stop or abort cmd to stop data transfer ,this bit should set so that cmd/data state-machines of CIU can return to idle correctly

kSDIF\_SendInitialization send initalization 80 clocks for SD card after power on

kSDIF\_CmdUpdateClockRegisterOnly send cmd update the CIU clock register only

kSDIF\_CmdtoReadCEATADevice host is perform read access to CE-ATA device

kSDIF\_CmdExpectCCS command expect command completion signal signal

kSDIF\_BootModeEnable this bit should only be set for mandatory boot mode

**kSDIF\_BootModeExpectAck** boot mode expect ack

kSDIF\_BootModeDisable when software set this bit along with START\_CMD, CIU terminates the boot operation

kSDIF\_BootModeAlternate select boot mode, alternate or mandatory

kSDIF\_CmdVoltageSwitch this bit set for CMD11 only

kSDIF\_CmdDataUseHoldReg cmd and data send to card through the HOLD register

### 35.6.6 enum\_sdif\_command\_type

#### Enumerator

kCARD\_CommandTypeNormal Normal command.

kCARD\_CommandTypeSuspend Suspend command.

kCARD\_CommandTypeResume Resume command.

kCARD CommandTypeAbort Abort command.

# 35.6.7 enum \_sdif\_response\_type

Define the command response type from card to host controller.

#### Enumerator

*kCARD\_ResponseTypeNone* Response type: none.

*kCARD\_ResponseTypeR1* Response type: R1.

kCARD Response TypeR1b Response type: R1b.

kCARD ResponseTypeR2 Response type: R2.

kCARD\_ResponseTypeR3 Response type: R3.

kCARD ResponseTypeR4 Response type: R4.

kCARD ResponseTypeR5 Response type: R5.

kCARD\_ResponseTypeR5b Response type: R5b.

SDK API Reference Manual v2.0.0

#### **Enumeration Type Documentation**

kCARD\_ResponseTypeR6 Response type: R6.kCARD\_ResponseTypeR7 Response type: R7.

### 35.6.8 enum \_sdif\_interrupt\_mask

#### Enumerator

kSDIF CardDetect mask for card detect

**kSDIF\_ResponseError** command response error

kSDIF CommandDone command transfer over

kSDIF\_DataTransferOver data transfer over flag

kSDIF WriteFIFORequest write FIFO request

kSDIF\_ReadFIFORequest read FIFO request

kSDIF\_ResponseCRCError reponse CRC error

kSDIF DataCRCError data CRC error

kSDIF ResponseTimeout response timeout

kSDIF\_DataReadTimeout read data timeout

kSDIF\_DataStarvationByHostTimeout data starvation by host time out

kSDIF FIFOError indicate the FIFO underrun or overrun error

kSDIF HardwareLockError hardware lock write error

kSDIF DataStartBitError start bit error

kSDIF\_AutoCmdDone indicate the auto command done

kSDIF DataEndBitError end bit error

kSDIF SDIOInterrupt interrupt from the SDIO card

kSDIF\_CommandTransferStatus command transfer status collection

kSDIF\_DataTransferStatus data transfer status collection

kSDIF AllInterruptStatus all interrupt mask

### 35.6.9 enum \_sdif\_dma\_status

#### Enumerator

**kSDIF\_DMATransFinishOneDescriptor** DMA transfer finished for one DMA descriptor.

**kSDIF\_DMARecvFinishOneDescriptor** DMA reviewe finished for one DMA descriptor.

**kSDIF DMAFatalBusError** DMA fatal bus error.

**kSDIF\_DMADescriptorUnavailable** DMA descriptor unavailable.

**kSDIF\_DMACardErrorSummary** card error summary

**kSDIF\_NormalInterruptSummary** normal interrupt summary

kSDIF\_AbnormalInterruptSummary abnormal interrupt summary

### 35.6.10 enum \_sdif\_dma\_descriptor\_flag

#### Enumerator

**kSDIF\_DisableCompleteInterrupt** disable the complete interrupt flag for the ends in the buffer pointed to by this descriptor

kSDIF\_DMADescriptorDataBufferEnd indicate this descriptor contain the last data buffer of datakSDIF\_DMADescriptorDataBufferStart indicate this descriptor contain the first data buffer of data, if first buffer size is 0,next descriptor contain the begaining of the data

**kSDIF\_DMASecondAddrChained** indicate that the second addr in the descriptor is the next descriptor addr not the data buffer

**kSDIF\_DMADescriptorEnd** indicate that the descriptor list reached its final descriptor **kSDIF\_DMADescriptorOwnByDMA** indicate the descriptor is own by SD/MMC DMA

### 35.6.11 enum \_sdif\_card\_freq

#### Enumerator

*kSDIF\_Freq50MHZ* 50MHZ mode *kSDIF\_Freq400KHZ* identification mode

### 35.6.12 enum \_sdif\_clock\_pharse\_shift

#### Enumerator

kSDIF\_ClcokPharseShift0 clock pharse shift 0
 kSDIF\_ClcokPharseShift90 clock pharse shift 90
 kSDIF\_ClcokPharseShift180 clock pharse shift 180
 kSDIF ClcokPharseShift270 clock pharse shift 270

#### 35.7 Function Documentation

## 35.7.1 void SDIF\_Init ( SDIF\_Type \* base, sdif\_config\_t \* config )

Configures the SDIF according to the user configuration.

Parameters

| base   | SDIF peripheral base address.   |
|--------|---------------------------------|
| config | SDIF configuration information. |

# 35.7.2 void SDIF\_Deinit ( SDIF\_Type \* base )

user should call this function follow with IP reset

#### **Parameters**

| base | SDIF peripheral base address. |
|------|-------------------------------|
|------|-------------------------------|

### 35.7.3 bool SDIF\_SendCardActive ( SDIF\_Type \* base, uint32\_t timeout )

#### **Parameters**

| base    | SDIF peripheral base address. |
|---------|-------------------------------|
| timeout | value                         |

# 35.7.4 static uint32\_t SDIF\_DetectCardInsert ( SDIF\_Type \* base, bool data3 ) [inline], [static]

#### **Parameters**

| base  | SDIF peripheral base address.                                                                   |
|-------|-------------------------------------------------------------------------------------------------|
| data3 | indicate use data3 as card insert detect pin will return the data3 PIN status in this condition |

# 35.7.5 static void SDIF\_EnableCardClock ( SDIF\_Type \* base, bool enable ) [inline], [static]

Parameters

| base           | SDIF peripheral base address. |
|----------------|-------------------------------|
| enable/disable | flag                          |

# 35.7.6 static void SDIF\_EnableLowPowerMode ( SDIF\_Type \* base, bool enable ) [inline], [static]

#### **Parameters**

| base           | SDIF peripheral base address. |
|----------------|-------------------------------|
| enable/disable | flag                          |

# 35.7.7 uint32\_t SDIF\_SetCardClock ( SDIF\_Type \* base, uint32\_t srcClock\_Hz, uint32\_t target\_HZ )

#### **Parameters**

| base        | SDIF peripheral base address.             |
|-------------|-------------------------------------------|
| srcClock_Hz | SDIF source clock frequency united in Hz. |
| target_HZ   | card bus clock frequency united in Hz.    |

#### Returns

The nearest frequency of busClock\_Hz configured to SD bus.

# 35.7.8 bool SDIF\_Reset ( SDIF\_Type \* base, uint32\_t mask, uint32\_t timeout )

#### **Parameters**

| base    | SDIF peripheral base address.        |
|---------|--------------------------------------|
| mask    | indicate which block to reset.       |
| timeout | value,set to wait the bit self clear |

#### Returns

reset result.

# 35.7.9 static void SDIF\_EnableCardPower ( SDIF\_Type \* base, bool enable ) [inline], [static]

once turn power on, software should wait for regulator/switch ramp-up time before trying to initialize card.

#### **Parameters**

| base           | SDIF peripheral base address. |
|----------------|-------------------------------|
| enable/disable | flag.                         |

# 35.7.10 static uint32\_t SDIF\_GetCardWriteProtect ( SDIF\_Type \* base ) [inline], [static]

#### **Parameters**

| base SDIF peripheral base address. |  |
|------------------------------------|--|
|------------------------------------|--|

# 35.7.11 static void SDIF\_SetCardBusWidth ( SDIF\_Type \* base, sdif\_bus\_width\_t type ) [inline], [static]

#### **Parameters**

| base | SDIF peripheral base address. |
|------|-------------------------------|
| data | bus width type                |

# 35.7.12 static void SDIF\_AssertHardwareReset ( SDIF\_Type \* base ) [inline], [static]

#### **Parameters**

| base | SDIF peripheral base address. |
|------|-------------------------------|

# 35.7.13 status\_t SDIF\_SendCommand ( SDIF\_Type \* base, sdif\_command\_t \* cmd, uint32 t timeout )

# Parameters

SDK API Reference Manual v2.0.0

| base    | SDIF peripheral base address. |
|---------|-------------------------------|
| command | configuration collection      |
| timeout | value                         |

#### Returns

command excute status

# 35.7.14 static void SDIF\_EnableGlobalInterrupt ( SDIF\_Type \* base, bool enable ) [inline], [static]

#### **Parameters**

| base           | SDIF peripheral base address. |
|----------------|-------------------------------|
| enable/disable | flag                          |

# 35.7.15 static void SDIF\_EnableInterrupt ( SDIF\_Type \* base, uint32\_t mask ) [inline], [static]

#### **Parameters**

| base      | SDIF peripheral base address. |
|-----------|-------------------------------|
| interrupt | mask                          |

# 35.7.16 static void SDIF\_DisableInterrupt ( SDIF\_Type \* base, uint32\_t mask ) [inline], [static]

#### **Parameters**

| base      | SDIF peripheral base address. |
|-----------|-------------------------------|
| interrupt | mask                          |

# 35.7.17 static uint32\_t SDIF\_GetInterruptStatus ( SDIF\_Type \* base ) [inline], [static]

#### **Parameters**

| base | SDIF peripheral base address. |
|------|-------------------------------|
|------|-------------------------------|

## 35.7.18 static void SDIF\_ClearInterruptStatus ( SDIF\_Type \* base, uint32\_t mask ) [inline], [static]

#### **Parameters**

| base   | SDIF peripheral base address. |
|--------|-------------------------------|
| status | mask to clear                 |

## 35.7.19 void SDIF\_TransferCreateHandle ( SDIF\_Type \* base, sdif\_handle\_t \* handle, sdif\_transfer\_callback\_t \* callback, void \* userData )

register call back function for interrupt and enable the interrupt

#### **Parameters**

| base     | SDIF peripheral base address.                        |
|----------|------------------------------------------------------|
| handle   | SDIF handle pointer.                                 |
| callback | Structure pointer to contain all callback functions. |
| userData | Callback function parameter.                         |

## 35.7.20 static void SDIF\_EnableDmaInterrupt ( SDIF\_Type \* base, uint32\_t mask ) [inline], [static]

#### Parameters

| base      | SDIF peripheral base address. |
|-----------|-------------------------------|
| interrupt | mask to set                   |

## 35.7.21 static void SDIF\_DisableDmaInterrupt ( SDIF\_Type \* base, uint32\_t mask ) [inline], [static]

#### **Parameters**

| base      | SDIF peripheral base address. |
|-----------|-------------------------------|
| interrupt | mask to clear                 |

## 35.7.22 static uint32\_t SDIF\_GetInternalDMAStatus ( SDIF\_Type \* base ) [inline], [static]

#### **Parameters**

| base | SDIF peripheral base address. |
|------|-------------------------------|
|------|-------------------------------|

#### Returns

the internal DMA status register

## 35.7.23 static void SDIF\_ClearInternalDMAStatus ( SDIF\_Type \* base, uint32\_t mask ) [inline], [static]

#### **Parameters**

| base   | SDIF peripheral base address. |
|--------|-------------------------------|
| status | mask to clear                 |

## 35.7.24 status\_t SDIF\_InternalDMAConfig ( SDIF\_Type \* base, sdif\_dma\_config\_t \* config, const uint32 t \* data, uint32 t dataSize )

#### **Parameters**

| base     | SDIF peripheral base address. |
|----------|-------------------------------|
| internal | DMA configuration collection  |
| data     | buffer pointer                |
| data     | buffer size                   |

## 35.7.25 static void SDIF\_SendReadWait ( SDIF\_Type \* base ) [inline], [static]

#### SDK API Reference Manual v2.0.0

511

#### **Parameters**

| base | SDIF peripheral base address. |
|------|-------------------------------|
|------|-------------------------------|

### 35.7.26 bool SDIF\_AbortReadData ( SDIF\_Type \* base, uint32\_t timeout )

#### **Parameters**

| base    | SDIF peripheral base address.                                                   |
|---------|---------------------------------------------------------------------------------|
| timeout | value to wait this bit self clear which indicate the data machine reset to idle |

## 35.7.27 static void SDIF\_EnableCEATAInterrupt ( SDIF\_Type \* base, bool enable ) [inline], [static]

#### **Parameters**

| base           | SDIF peripheral base address. |
|----------------|-------------------------------|
| enable/disable | flag                          |

## 35.7.28 status\_t SDIF\_TransferNonBlocking ( SDIF\_Type \* base, sdif\_handle\_t \* handle, sdif\_dma\_config\_t \* dmaConfig, sdif\_transfer\_t \* transfer )

#### **Parameters**

| base | SDIF peripheral base address.                                                                                                                                                             |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| sdif | handle                                                                                                                                                                                    |
| DMA  | config structure This parameter can be config as:  1. NULL In this condition, polling transfer mode is selected  2. avaliable DMA config In this condition, DMA transfer mode is selected |
| sdif | transfer configuration collection                                                                                                                                                         |

## 35.7.29 status\_t SDIF\_TransferBlocking ( SDIF\_Type \* base, sdif\_dma\_config\_t \* dmaConfig, sdif\_transfer\_t \* transfer )

#### **Parameters**

| base | SDIF peripheral base address.                                                                                                                          |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| DMA  | config structure 1. NULL In this condition, polling transfer mode is selected 2. avaliable DMA config In this condition, DMA transfer mode is selected |
| sdif | transfer configuration collection                                                                                                                      |

## 35.7.30 status\_t SDIF\_ReleaseDMADescriptor ( SDIF\_Type \* base, sdif\_dma\_config\_t \* dmaConfig\_)

#### **Parameters**

| base | SDIF peripheral base address. |
|------|-------------------------------|
| sdif | DMA config pointer            |

## 35.7.31 void SDIF\_GetCapability ( SDIF\_Type \* base, sdif\_capability\_t \* capability )

#### **Parameters**

| base | SDIF peripheral base address. |
|------|-------------------------------|
| sdif | capability pointer            |

## 35.7.32 static uint32\_t SDIF\_GetControllerStatus ( SDIF\_Type \* base ) [inline], [static]

#### **Parameters**

| base | SDIF peripheral base address. |
|------|-------------------------------|
|------|-------------------------------|

## 35.7.33 static void SDIF\_SendCCSD ( SDIF\_Type \* base, bool withAutoStop ) [inline], [static]

#### SDK API Reference Manual v2.0.0

### Parameters

| base | SDIF peripheral base address. |
|------|-------------------------------|
| send | auto stop flag                |

## 35.7.34 void SDIF\_ConfigClockDelay ( uint32\_t target\_HZ, uint32\_t divider )

#### Parameters

| target | freq work mode                                                |
|--------|---------------------------------------------------------------|
| clock  | divider which is used to decide if use pharse shift for delay |

## Chapter 36

SPIFI: SPIFI flash interface driver

#### 36.1 Overview

#### **Modules**

- SPIFI DMA Driver
- SPIFI Driver

#### **Data Structures**

```
    struct spifi_command_t
        SPIFI command structure. More...
    struct spifi_config_t
        SPIFI region configuration structure. More...
    struct spifi_transfer_t
        Transfer structure for SPIFI. More...
    struct spifi_dma_handle_t
        SPIFI DMA transfer handle, users should not touch the content of the handle. More...
```

### **Typedefs**

• typedef void(\* spifi\_dma\_callback\_t )(SPIFI\_Type \*base, spifi\_dma\_handle\_t \*handle, status\_t status, void \*userData)

SPIFI DMA transfer callback function for finish and error.

#### **Enumerations**

```
enum _status_t {
 kStatus_SPIFI_Idle = MAKE_STATUS(kStatusGroup_SPIFI, 0),
 kStatus_SPIFI_Busy = MAKE_STATUS(kStatusGroup_SPIFI, 1),
 kStatus_SPIFI_Error = MAKE_STATUS(kStatusGroup_SPIFI, 2) }
    Status structure of SPIFI.
• enum spifi_interrupt_enable_t { kSPIFI_CommandFinishInterruptEnable = SPIFI_CTRL_INTEN-
 _MASK }
    SPIFI interrupt source.
enum spifi_spi_mode_t {
 kSPIFI\_SPISckLow = 0x0U,
 kSPIFI_SPISckHigh = 0x1U }
    SPIFI SPI mode select.
enum spifi_dual_mode_t {
 kSPIFI QuadMode = 0x0U,
 kSPIFI DualMode = 0x1U }
    SPIFI dual mode select.
```

SDK API Reference Manual v2.0.0

#### Overview

```
• enum spifi data direction t {
 kSPIFI_DataInput = 0x0U,
 kSPIFI DataOutput = 0x1U }
    SPIFI data direction.
enum spifi_command_format_t {
 kSPIFI CommandAllSerial = 0x0,
 kSPIFI CommandDataQuad = 0x1U,
 kSPIFI_CommandOpcodeSerial = 0x2U,
 kSPIFI CommandAllQuad = 0x3U }
    SPIFI command opcode format.
enum spifi_command_type_t {
 kSPIFI_CommandOpcodeOnly = 0x1U,
 kSPIFI_CommandOpcodeAddrOneByte = 0x2U,
 kSPIFI_CommandOpcodeAddrTwoBytes = 0x3U,
 kSPIFI_CommandOpcodeAddrThreeBytes = 0x4U,
 kSPIFI_CommandOpcodeAddrFourBytes = 0x5U,
 kSPIFI_CommandNoOpcodeAddrThreeBytes = 0x6U,
 kSPIFI CommandNoOpcodeAddrFourBytes = 0x7U }
    SPIFI command type.
enum _spifi_status_flags {
 kSPIFI_MemoryCommandWriteFinished = SPIFI_STAT_MCINIT_MASK,
 kSPIFI CommandWriteFinished = SPIFI STAT CMD MASK,
 kSPIFI_InterruptRequest = SPIFI_STAT_INTRQ_MASK }
    SPIFI status flags.
```

#### **Functions**

- static void SPIFI\_EnableDMA (SPIFI\_Type \*base, bool enable) Enable or disable DMA request for SPIFI.
- static uint32\_t SPIFI\_GetDataRegisterAddress (SPIFI\_Type \*base)

Gets the SPIFI data register address.

• static void SPIFI\_WriteData (SPIFI\_Type \*base, uint32\_t data)

Write a word data in address of SPIFI.

• static uint32\_t SPIFI\_ReadData (SPIFI\_Type \*base)

Read data from serial flash.

#### **Driver version**

• #define FSL\_SPIFI\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) SPIFI driver version 2.0.0.

#### Initialization and deinitialization

- void SPIFI\_Init (SPIFI\_Type \*base, const spifi\_config\_t \*config)

  Initializes the SPIFI with the user configuration structure.
- void SPIFI\_GetDefaultConfig (spifi\_config\_t \*config)

Get SPIFI default configure settings.

void SPIFI\_Deinit (SPIFI\_Type \*base)

Deinitializes the SPIFI regions.

### **Basic Control Operations**

- void SPIFI\_SetCommand (SPIFI\_Type \*base, spifi\_command\_t \*cmd) Set SPIFI flash command.
- static void SPIFI\_SetCommandAddress (SPIFI\_Type \*base, uint32\_t addr) Set SPIFI command address.
- static void SPIFI\_SetIntermediateData (SPIFI\_Type \*base, uint32\_t val) Set SPIFI intermediate data.
- static void SPIFI\_SetCacheLimit (SPIFI\_Type \*base, uint32\_t val)

  Set SPIFI Cache limit value.
- static void SPIFI\_ResetCommand (SPIFI\_Type \*base)

Reset the command field of SPIFI.

- void SPIFI\_SetMemoryCommand (SPIFI\_Type \*base, spifi\_command\_t \*cmd) Set SPIFI flash AHB read command.
- static void SPIFI\_EnableInterrupt (SPIFI\_Type \*base, uint32\_t mask) Enable SPIFI interrupt.
- static void SPIFI\_DisableInterrupt (SPIFI\_Type \*base, uint32\_t mask)

  Disable SPIFI interrupt.

#### **Status**

• static uint32\_t SPIFI\_GetStatusFlag (SPIFI\_Type \*base)

Get the status of all interrupt flags for SPIFI.

#### **DMA Transactional**

- void SPIFI\_TransferTxCreateHandleDMA (SPIFI\_Type \*base, spifi\_dma\_handle\_t \*handle, spifi\_dma\_callback\_t callback, void \*userData, dma\_handle\_t \*dmaHandle)
- Initializes the SPIFI handle for send which is used in transactional functions and set the callback.
- void SPIFI\_TransferRxCreateHandleDMA (SPIFI\_Type \*base, spifi\_dma\_handle\_t \*handle, spifi\_dma\_callback\_t callback, void \*userData, dma\_handle\_t \*dmaHandle)
  - Initializes the SPIFI handle for receive which is used in transactional functions and set the callback.
- status\_t SPIFI\_TransferSendDMA (SPIFI\_Type \*base, spifi\_dma\_handle\_t \*handle, spifi\_transfer\_t \*xfer)

Transfers SPIFI data using an DMA non-blocking method.

- status\_t SPIFI\_TransferReceiveDMA (SPIFI\_Type \*base, spifi\_dma\_handle\_t \*handle, spifi\_transfer\_t \*xfer)
  - Receives data using an DMA non-blocking method.
- void SPIFI\_TransferAbortSendDMA (SPIFI\_Type \*base, spifi\_dma\_handle\_t \*handle) Aborts the sent data using DMA.
- void SPIFI\_TransferAbortReceiveDMA (SPIFI\_Type \*base, spifi\_dma\_handle\_t \*handle) Aborts the receive data using DMA.
- status\_t SPIFI\_TransferGetSendCountDMA (SPIFI\_Type \*base, spifi\_dma\_handle\_t \*handle, size-t \*count)
  - Gets the transferred counts of send.
- status\_t SPIFI\_TransferGetReceiveCountDMA (SPIFI\_Type \*base, spifi\_dma\_handle\_t \*handle, size\_t \*count)

Gets the status of the receive transfer.

#### **Data Structure Documentation**

#### 36.2 Data Structure Documentation

### 36.2.1 struct spifi\_command\_t

#### **Data Fields**

• uint16 t dataLen

How many data bytes are needed in this command.

bool isPollMode

For command need to read data from serial flash.

• spifi data direction t direction

Data direction of this command.

• uint8\_t intermediateBytes

How many intermediate bytes needed.

spifi\_command\_format\_t format

Command format.

spifi\_command\_type\_t type

Command type.

• uint8\_t opcode

Command opcode value.

#### 36.2.1.0.0.52 Field Documentation

36.2.1.0.0.52.1 uint16\_t spifi\_command\_t::dataLen

36.2.1.0.0.52.2 spifi\_data\_direction\_t spifi\_command\_t::direction

#### 36.2.2 struct spifi config t

#### **Data Fields**

• uint16 t timeout

SPI transfer timeout, the unit is SCK cycles.

• uint8\_t csHighTime

CS high time cycles.

bool disablePrefetch

True means SPIFI will not attempt a speculative prefetch.

bool disableCachePrefech

Disable prefetch of cache line.

bool isFeedbackClock

Is data sample uses feedback clock.

spifi\_spi\_mode\_t spiMode

SPIFI spi mode select.

• bool isReadFullClockCycle

If enable read full clock cycle.

spifi\_dual\_mode\_t dualMode

SPIFI dual mode, dual or quad.

#### 36.2.2.0.0.53 Field Documentation

36.2.2.0.0.53.1 bool spifi\_config\_t::disablePrefetch

36.2.2.0.0.53.2 bool spifi config t::isFeedbackClock

36.2.2.0.0.53.3 bool spifi\_config\_t::isReadFullClockCycle

36.2.2.0.0.53.4 spifi dual mode t spifi config t::dualMode

36.2.3 struct spifi transfer t

#### **Data Fields**

• uint8\_t \* data

Pointer to data to transmit.

• size\_t dataSize

Bytes to be transmit.

### 36.2.4 struct \_spifi\_dma\_handle

#### **Data Fields**

• dma\_handle\_t \* dmaHandle

DMA handler for SPIFI send.

size\_t transferSize

Bytes need to transfer.

• uint32\_t state

Internal state for SPIFI DMA transfer.

• spifi\_dma\_callback\_t callback

Callback for users while transfer finish or error occurred.

void \* userData

User callback parameter.

#### 36.2.4.0.0.54 Field Documentation

36.2.4.0.0.54.1 size\_t spifi\_dma\_handle\_t::transferSize

#### 36.3 Macro Definition Documentation

36.3.1 #define FSL\_SPIFI\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0))

#### **Enumeration Type Documentation**

### 36.4 Enumeration Type Documentation

#### 36.4.1 enum \_status\_t

#### Enumerator

```
kStatus_SPIFI_Idle SPIFI is in idle state.kStatus_SPIFI_Busy SPIFI is busy.kStatus_SPIFI_Error Error occurred during SPIFI transfer.
```

### 36.4.2 enum spifi\_interrupt\_enable\_t

#### Enumerator

kSPIFI\_CommandFinishInterruptEnable Interrupt while command finished.

### 36.4.3 enum spifi\_spi\_mode\_t

#### Enumerator

**kSPIFI\_SPISckLow** SCK low after last bit of command, keeps low while CS high. **kSPIFI SPISckHigh** SCK high after last bit of command and while CS high.

### 36.4.4 enum spifi\_dual\_mode\_t

#### Enumerator

```
kSPIFI_QuadMode SPIFI uses IO3:0. kSPIFI_DualMode SPIFI uses IO1:0.
```

### 36.4.5 enum spifi data direction t

#### Enumerator

```
kSPIFI_DataInput Data input from serial flash. kSPIFI_DataOutput Data output to serial flash.
```

### 36.4.6 enum spifi\_command\_format\_t

#### Enumerator

**kSPIFI** CommandAllSerial All fields of command are serial.

kSPIFI\_CommandDataQuad Only data field is dual/quad, others are serial.

kSPIFI\_CommandOpcodeSerial Only opcode field is serial, others are quad/dual.

kSPIFI\_CommandAllQuad All fields of command are dual/quad mode.

### 36.4.7 enum spifi\_command\_type\_t

#### Enumerator

kSPIFI\_CommandOpcodeOnly Command only have opcode, no address field.

kSPIFI\_CommandOpcodeAddrOneByte Command have opcode and also one byte address field.

kSPIFI\_CommandOpcodeAddrTwoBytes Command have opcode and also two bytes address field.

**kSPIFI\_CommandOpcodeAddrThreeBytes** Command have opcode and also three bytes address field.

kSPIFI\_CommandOpcodeAddrFourBytes Command have opcode and also four bytes address field.

**kSPIFI\_CommandNoOpcodeAddrThreeBytes** Command have no opcode and three bytes address field.

**kSPIFI\_CommandNoOpcodeAddrFourBytes** Command have no opcode and four bytes address field.

### 36.4.8 enum \_spifi\_status\_flags

#### Enumerator

kSPIFI\_MemoryCommandWriteFinished Memory command write finished.

kSPIFI CommandWriteFinished Command write finished.

**kSPIFI\_InterruptRequest** CMD flag from 1 to 0, means command execute finished.

#### 36.5 Function Documentation

### 36.5.1 void SPIFI\_Init ( SPIFI\_Type \* base, const spifi\_config\_t \* config )

This function configures the SPIFI module with the user-defined configuration.

#### **Parameters**

| base   | SPIFI peripheral base address.              |
|--------|---------------------------------------------|
| config | The pointer to the configuration structure. |

### 36.5.2 void SPIFI\_GetDefaultConfig ( spifi\_config\_t \* config )

#### **Parameters**

| config | SPIFI config structure pointer. |
|--------|---------------------------------|
|--------|---------------------------------|

### 36.5.3 void SPIFI\_Deinit ( SPIFI\_Type \* base )

#### **Parameters**

| base | SPIFI peripheral base address. |
|------|--------------------------------|
|------|--------------------------------|

### 36.5.4 void SPIFI\_SetCommand ( SPIFI\_Type \* base, spifi\_command\_t \* cmd )

#### **Parameters**

| base | SPIFI peripheral base address.   |
|------|----------------------------------|
| cmd  | SPIFI command structure pointer. |

## 36.5.5 static void SPIFI\_SetCommandAddress ( SPIFI\_Type \* base, uint32\_t addr ) [inline], [static]

#### **Parameters**

| base | SPIFI peripheral base address. |
|------|--------------------------------|
| addr | Address value for the command. |

## 36.5.6 static void SPIFI\_SetIntermediateData ( SPIFI\_Type \* base, uint32\_t val ) [inline], [static]

Before writing a command wihch needs specific intermediate value, users shall call this function to write it. The main use of this function for current serial flash is to select no-opcode mode and cancelling this mode. As dummy cycle do not care about the value, no need to call this function.

#### **Parameters**

| base | SPIFI peripheral base address. |
|------|--------------------------------|
| val  | Intermediate data.             |

## 36.5.7 static void SPIFI\_SetCacheLimit ( SPIFI\_Type \* base, uint32\_t val ) [inline], [static]

SPIFI includes caching of prevously-accessed data to improve performance. Software can write an address to this function, to prevent such caching at and above the address.

#### **Parameters**

| base | SPIFI peripheral base address.              |
|------|---------------------------------------------|
| val  | Zero-based upper limit of cacheable memory. |

## 36.5.8 static void SPIFI\_ResetCommand ( SPIFI\_Type \* base ) [inline], [static]

This function is used to abort the current command or memory mode.

#### **Parameters**

| base | SPIFI peripheral base address. |
|------|--------------------------------|

## 36.5.9 void SPIFI\_SetMemoryCommand ( SPIFI\_Type \* base, spifi\_command\_t \* cmd )

Call this function means SPIFI enters to memory mode, while users need to use command, a SPIFI\_Reset-Command shall be called.

#### **Parameters**

| base | SPIFI peripheral base address.   |
|------|----------------------------------|
| cmd  | SPIFI command structure pointer. |

### 36.5.10 static void SPIFI\_EnableInterrupt ( SPIFI\_Type \* base, uint32\_t mask ) [inline], [static]

The interrupt is triggered only in command mode, and it means the command now is finished.

#### Parameters

| base | SPIFI peripheral base address.                                                                      |
|------|-----------------------------------------------------------------------------------------------------|
|      | SPIFI interrupt enable mask. It is a logic OR of members the enumeration :: spifiinterrupt_enable_t |

#### static void SPIFI\_DisableInterrupt ( SPIFI\_Type \* base, uint32\_t mask ) 36.5.11 [inline], [static]

The interrupt is triggered only in command mode, and it means the command now is finished.

#### **Parameters**

| base | SPIFI peripheral base address.                                                    |
|------|-----------------------------------------------------------------------------------|
| mask | SPIFI interrupt enable mask. It is a logic OR of members the enumeration :: spifi |
|      | interrupt_enable_t                                                                |

### 36.5.12 static uint32\_t SPIFI\_GetStatusFlag ( SPIFI\_Type \* base ) [inline], [static]

#### **Parameters**

| base | SPIFI peripheral base address. |
|------|--------------------------------|
|------|--------------------------------|

#### Returns

SPIFI flag status

**SDK API Reference Manual v2.0.0 NXP Semiconductors** 524

36.5.13 static void SPIFI\_EnableDMA ( SPIFI\_Type \* base, bool enable ) [inline], [static]

#### **Parameters**

| base   | SPIFI peripheral base address.                     |
|--------|----------------------------------------------------|
| enable | True means enable DMA and false means disable DMA. |

## 36.5.14 static uint32\_t SPIFI\_GetDataRegisterAddress ( SPIFI\_Type \* base ) [inline], [static]

This API is used to provide a transfer address for the SPIFI DMA transfer configuration.

#### **Parameters**

| base | SPIFI base pointer |
|------|--------------------|
|------|--------------------|

#### Returns

data register address

## 36.5.15 static void SPIFI\_WriteData ( SPIFI\_Type \* base, uint32\_t data ) [inline], [static]

Users can write a page or at least a word data into SPIFI address.

#### **Parameters**

| base | SPIFI peripheral base address. |
|------|--------------------------------|
| data | Data need be write.            |

## 36.5.16 static uint32\_t SPIFI\_ReadData ( SPIFI\_Type \* base ) [inline], [static]

Users should notice before call this function, the data length field in command register shall larger than 4, otherwise a hardfault will happen.

Parameters

| base | SPIFI peripheral base address. |
|------|--------------------------------|
|------|--------------------------------|

#### Returns

Data input from flash.

# 36.5.17 void SPIFI\_TransferTxCreateHandleDMA ( SPIFI\_Type \* base, spifi\_dma\_handle\_t \* handle, spifi\_dma\_callback\_t callback, void \* userData, dma\_handle\_t \* dmaHandle )

#### **Parameters**

| base        | SPIFI peripheral base address              |
|-------------|--------------------------------------------|
| handle      | Pointer to spifi_dma_handle_t structure    |
| callback    | SPIFI callback, NULL means no callback.    |
| userData    | User callback function data.               |
| rxDmaHandle | User requested DMA handle for DMA transfer |

# 36.5.18 void SPIFI\_TransferRxCreateHandleDMA ( SPIFI\_Type \* base, spifi\_dma\_handle\_t \* handle, spifi\_dma\_callback\_t callback, void \* userData, dma\_handle\_t \* dmaHandle )

#### **Parameters**

| base        | SPIFI peripheral base address              |
|-------------|--------------------------------------------|
| handle      | Pointer to spifi_dma_handle_t structure    |
| callback    | SPIFI callback, NULL means no callback.    |
| userData    | User callback function data.               |
| rxDmaHandle | User requested DMA handle for DMA transfer |

## 36.5.19 status\_t SPIFI\_TransferSendDMA ( SPIFI\_Type \* base, spifi\_dma\_handle\_t \* handle, spifi\_transfer\_t \* xfer )

This function writes data to the SPIFI transmit FIFO. This function is non-blocking.

#### **Parameters**

| base   | Pointer to QuadSPI Type.                |  |
|--------|-----------------------------------------|--|
| handle | Pointer to spifi_dma_handle_t structure |  |
| xfer   | SPIFI transfer structure.               |  |

## 36.5.20 status\_t SPIFI\_TransferReceiveDMA ( SPIFI\_Type \* base, spifi dma handle t \* handle, spifi\_transfer\_t \* xfer )

This function receive data from the SPIFI receive buffer/FIFO. This function is non-blocking.

#### **Parameters**

| base   | Pointer to QuadSPI Type.                |
|--------|-----------------------------------------|
| handle | Pointer to spifi_dma_handle_t structure |
| xfer   | SPIFI transfer structure.               |

## 36.5.21 void SPIFI\_TransferAbortSendDMA ( SPIFI\_Type \* base, spifi\_dma\_handle\_t \* handle )

This function aborts the sent data using DMA.

#### **Parameters**

| base   | SPIFI peripheral base address.          |
|--------|-----------------------------------------|
| handle | Pointer to spifi_dma_handle_t structure |

## 36.5.22 void SPIFI\_TransferAbortReceiveDMA ( SPIFI\_Type \* base, spifi\_dma\_handle\_t \* handle )

This function abort receive data which using DMA.

Parameters

| base   | SPIFI peripheral base address.          |
|--------|-----------------------------------------|
| handle | Pointer to spifi_dma_handle_t structure |

## 36.5.23 status\_t SPIFI\_TransferGetSendCountDMA ( SPIFI\_Type \* base, spifi\_dma\_handle\_t \* handle, size\_t \* count )

#### **Parameters**

| base   | Pointer to QuadSPI Type.                 |
|--------|------------------------------------------|
| handle | Pointer to spifi_dma_handle_t structure. |
| count  | Bytes sent.                              |

#### Return values

| kStatus_Success       | Succeed get the transfer count.                                |
|-----------------------|----------------------------------------------------------------|
| kStatus_NoTransferIn- | There is not a non-blocking transaction currently in progress. |
| Progress              |                                                                |

## 36.5.24 status\_t SPIFI\_TransferGetReceiveCountDMA ( SPIFI\_Type \* base, spifi\_dma\_handle\_t \* handle, size\_t \* count )

#### Parameters

| base   | Pointer to QuadSPI Type.                |
|--------|-----------------------------------------|
| handle | Pointer to spifi_dma_handle_t structure |
| count  | Bytes received.                         |

#### Return values

| kStatus_Success       | Succeed get the transfer count.                                |
|-----------------------|----------------------------------------------------------------|
| kStatus_NoTransferIn- | There is not a non-blocking transaction currently in progress. |
| Progress              |                                                                |

#### **SPIFI Driver**

#### 36.6 SPIFI Driver

SPIFI driver includes functional APIs.

Functional APIs are feature/property target low level APIs. Functional APIs can be used for SPIFI initialization/configuration/operation for optimization/customization purpose. Using the functional API requires the knowledge of the SPIFI peripheral and how to organize functional APIs to meet the application requirements. All functional API use the peripheral base address as the first parameter. SPIFI functional operation groups provide the functional API set.

### 36.6.1 Typical use case

#### 36.6.1.1 SPIFI transfer using an polling method

```
#define PAGE_SIZE (256)
#define SECTOR_SIZE (4096)
/* Initialize SPIFI */
SPIFI_GetDefaultConfig(&config);
SPIFI_Init(EXAMPLE_SPIFI, &config, sourceClockFreq);
/* Set the buffer */
for (i = 0; i < PAGE_SIZE; i ++)</pre>
    g_buffer[i] = i;
/* Write enable */
SPIFI_SetCommand(EXAMPLE_SPIFI, &command[WRITE_ENABLE]);
/* Set address */
SPIFI_SetCommandAddress(EXAMPLE_SPIFI, FSL_FEATURE_SPIFI_START_ADDRESS);
/* Erase sector */
SPIFI_SetCommand(EXAMPLE_SPIFI, &command[ERASE_SECTOR]);
/* Check if finished */
check_if_finish();
/* Program page */
while (page < (SECTOR_SIZE/PAGE_SIZE))</pre>
   SPIFI_SetCommand(EXAMPLE_SPIFI, &command[WRITE_ENABLE]);
    SPIFI_SetCommandAddress(EXAMPLE_SPIFI, FSL_FEATURE_SPIFI_START_ADDRESS + page *
     PAGE SIZE);
    SPIFI_SetCommand(EXAMPLE_SPIFI, &command[PROGRAM_PAGE]);
    for (i = 0; i < PAGE_SIZE; i += 4)</pre>
        for (j = 0; j < 4; j ++)
            data |= ((uint32_t)(g_buffer[i + j])) << (j * 8);</pre>
        SPIFI_WriteData(EXAMPLE_SPIFI, data);
        data = 0;
   page ++;
    check_if_finish();
```

SDK API Reference Manual v2.0.0

#### 36.7 SPIFI DMA Driver

This chapter describes the programming interface of the SPIFI DMA driver. SPIFI DMA driver includes transactional APIs.

Transactional APIs are transaction target high level APIs. Transactional APIs can be used to enable the peripheral and in the application if the code size and performance of transactional APIs satisfy the requirements. If the code size and performance are a critical requirement, see the transactional API implementation and write a custom code. All transactional APIs use the spifi\_handle\_t as the first parameter. Initialize the handle by calling the SPIFI\_TransferCreateHandleDMA() API.

### 36.7.1 Typical use case

### 36.7.1.1 SPIFI Send/receive using a DMA method

```
/* Initialize SPIFI */
#define PAGE_SIZE (256)
#define SECTOR_SIZE (4096)
SPIFI GetDefaultConfig(&config);
SPIFI_Init (EXAMPLE_SPIFI, &config, sourceClockFreq);
SPIFI_TransferRxCreateHandleDMA(EXAMPLE_SPIFI, &handle, callback, NULL, &
      s_DmaHandle);
/* Set the buffer */
for (i = 0; i < PAGE_SIZE; i ++)</pre>
    g_buffer[i] = i;
/* Write enable */
SPIFI_SetCommand(EXAMPLE_SPIFI, &command[WRITE_ENABLE]);
/* Set address */
SPIFI_SetCommandAddress(EXAMPLE_SPIFI, FSL_FEATURE_SPIFI_START_ADDRESS);
/* Erase sector */
SPIFI_SetCommand(EXAMPLE_SPIFI, &command[ERASE_SECTOR]);
/* Check if finished */
check_if_finish();
/* Program page */
while (page < (SECTOR_SIZE/PAGE_SIZE))</pre>
    SPIFI_SetCommand(EXAMPLE_SPIFI, &command[WRITE_ENABLE]);
    SPIFI_SetCommandAddress(EXAMPLE_SPIFI, FSL_FEATURE_SPIFI_START_ADDRESS + page *
     PAGE SIZE);
    SPIFI_SetCommand(EXAMPLE_SPIFI, &command[PROGRAM_PAGE]);
    xfer.data = g_buffer;
    xfer.dataSize = PAGE SIZE;
    SPIFI_TransferSendDMA(EXAMPLE_SPIFI, &handle, &xfer);
   while (!finished)
    { }
    finished = false;
   page ++;
    check_if_finish();
```

## **SPIFI DMA Driver**

## **Chapter 37**

**SYSCON: System Configuration** 

### 37.1 Overview

The SDK provides a peripheral clock and power driver for the SYSCON module of LPC devices. For furter details, see corresponding chapter.

### **Modules**

• Clock driver

**Clock driver** 

#### 37.2 **Clock driver**

#### 37.2.1 Overview

The SDK provides a peripheral clock driver for the SYSCON module of LPC devices.

#### 37.2.2 Function description

Clock driver provides these functions:

- Functions to initialize the Core clock to given frequency
- Functions to configure the clock selection muxes.
- Functions to setup peripheral clock dividers
- Functions to set the flash wait states for the input freugency
- Functions to get the frequency of the selected clock
- Functions to set PLL frequency

#### 37.2.2.1 SYSCON Clock frequency functions

SYSCON clock module provides clocks, such as MCLKCLK, ADCCLK, DMICCLK, MCGFLLCLK, FXCOMCLK, WDTOSC, RTCOSC, USBCLK and SYSPLL. The functions CLOCK\_EnableClock() and CLOCK DisableClock() enables and disables the various clocks, CLOCK SetupFROClocking() initializes the FRO to 12MHz, 48 MHz or 96 MHz frequency. CLOCK\_SetupPLLData(), CLOCK\_Setup-SystemPLLPrec(), and CLOCK SetPLLFreq() functions are used to setup the PLL. The SYSCON clock driver provides functions to get the frequency of these clocks, such as CLOCK GetFreq(), CLOCK Get-Fro12MFreq(), CLOCK\_GetExtClkFreq(), CLOCK\_GetWdtOscFreq(), CLOCK\_GetFroHfFreq(), CLOCK\_ CK\_GetPllOutFreq(), CLOCK\_GetOsc32KFreq(), CLOCK\_GetCoreSysClkFreq(), CLOCK\_GetI2SM-ClkFreq(),CLOCK GetFlexCommClkFreq and CLOCK GetAsyncApbClkFreq.

#### 37.2.2.2 SYSCON clock Selection Muxes

The SYSCON clock driver provides the function to configure the clock selected. The function CLOCK -AttachClk() is implemented for this. The function selects the clock source for a particular peripheral like MAINCLK, DMIC, FLEXCOMM, USB, ADC and PLL.

#### 37.2.2.3 SYSCON clock dividers

The SYSCON clock module provides the function to setup the peripheral clock dividers. The function CLOCK SetClkDiv() configures the CLKDIV registers for various periperals like USB, DMIC, I2S, SY-STICK, AHB, ADC and also for CLKOUT and TRACE functions.

#### 37.2.2.4 SYSCON flash wait states

The SYSCON clock driver provides the function CLOCK\_SetFLASHAccessCyclesForFreq() that configures FLASHCFG register with a selected FLASHTIM value.

#### 37.2.3 Typical use case

POWER\_DisablePD(kPDRUNCFG\_PD\_FRO\_EN); /\*!< Ensure FRO is on so that we can switch to its 12MH:

#### **Files**

• file fsl\_clock.h

#### **Data Structures**

• struct pll\_config\_t

PLL configuration structure. More...

• struct pll\_setup\_t

PLL setup structure This structure can be used to pre-build a PLL setup configuration at run-time and quickly set the PLL to the configuration. More...

• struct usb\_pll\_setup\_t

PLL setup structure This structure can be used to pre-build a USB PLL setup configuration at run-time and quickly set the usb PLL to the configuration. More...

#### **Macros**

#define FSL\_SDK\_DISABLE\_DRIVER\_CLOCK\_CONTROL 0

Configure whether driver controls clock.

#define ADC CLOCKS

Clock ip name array for ROM.

#define ROM\_CLOCKS

Clock ip name array for ROM.

#define SRAM\_CLOCKS

Clock ip name array for SRAM.

#define FLASH CLOCKS

Clock ip name array for FLASH.

#define FMC CLOCKS

Clock ip name array for FMC.

#define EEPROM\_CLOCKS

Clock ip name array for EEPROM.

#define SPIFI\_CLOCKS

Clock ip name array for SPIFI.

#define INPUTMUX\_CLOCKS

Clock ip name array for INPUTMUX.

#define IOCON\_CLOCKS

#### Clock driver

Clock ip name array for IOCON.

#define GPIO\_CLOCKS

Clock ip name array for GPIO.

#define PINT\_CLOCKS

Clock ip name array for PINT.

#define GINT\_CLOCKS

Clock ip name array for GINT.

#define DMA\_CLOCKS

Clock ip name array for DMA.

#define CRC\_CLOCKS

Clock ip name array for CRC.

#define WWDT\_CLOCKS

Clock ip name array for WWDT.

#define RTC\_CLOCKS

Clock ip name array for RTC.

#define ADC0\_CLOCKS

Clock ip name array for ADC0.

#define MRT CLOCKS

Clock ip name array for MRT.

#define RIT CLOCKS

Clock ip name array for RIT.

#define SCT CLOCKS

Clock ip name array for SCT0.

#define MCAN\_CLOCKS

Clock ip name array for MCAN.

#define UTICK CLOCKS

Clock ip name array for UTICK.

#define FLEXCOMM\_CLOCKS

Clock ip name array for FLEXCOMM.

#define LPUART\_CLOCKS

Clock ip name array for LPUART.

#define BI2C\_CLOČKS

Clock ip name array for BI2C.

#define LPSI\_CLOCKS

Clock ip name array for LSPI.

• #define FLEXI2S\_CLOCKS

Clock ip name array for FLEXI2S.

• #define DMIC CLOCKS

Clock ip name array for DMIC.

• #define CTIMER\_CLOCKS

Clock ip name array for CT32B.

• #define LCD\_CLOCKS

Clock ip name array for LCD.

#define SDIO\_CLOCKS

Clock ip name array for SDIO.

#define USBRAM CLOCKS

Clock ip name array for USBRAM.

#define EMC\_CLOCKS

Clock ip name array for EMC.

#define ETH CLOCKS

Clock ip name array for ETH.

• #define AES CLOCKS

Clock ip name array for AES.

#define OTP\_CLOCKS

Clock ip name array for OTP.

#define RNG\_CLOCKS

Clock ip name array for RNG.

#define USBHMR0\_CLOCKS

Clock ip name array for USBHMR0.

#define USBHSL0 CLOCKS

Clock ip name array for USBHSL0.

• #define SHA0 CLOCKS

Clock ip name array for SHA0.

#define SMARTCARD CLOCKS

Clock ip name array for SMARTCARD.

#define USBD\_CLOCKS

Clock ip name array for USBD.

#define USBH\_CLOCKS

Clock ip name array for USBH.

#define CLK\_GATE\_REG\_OFFSET\_SHIFT 8U

Clock gate name used for CLOCK\_EnableClock/CLOCK\_DisableClock.

• #define  $MUX_A(m, choice) (((m) << 0) | ((choice + 1) << 8))$ 

Clock Mux Switches The encoding is as follows each connection identified is 64bits wide starting from LSB upwards.

• #define PLL\_CONFIGFLAG\_USEINRATE (1 << 0)

PLL configuration structure flags for 'flags' field These flags control how the PLL configuration function sets up the PLL setup structure.

• #define PLL CONFIGFLAG FORCENOFRACT

Force non-fractional output mode, PLL output will not use the fractional, automatic bandwidth, or SS \\\\\\\\\hardware.

• #define PLL\_SETUPFLAG\_POWERUP (1 << 0)

PLL setup structure flags for 'flags' field These flags control how the PLL setup function sets up the PLL.

• #define PLL SETUPFLAG\_WAITLOCK (1 << 1)

Setup will wait for PLL lock, implies the PLL will be pwoered on.

• #define PLL\_SETUPFLAG\_ADGVOLT (1 << 2)

Optimize system voltage for the new PLL rate.

#### **Enumerations**

• enum clock ip name t

Clock gate name used for CLOCK\_EnableClock/CLOCK\_DisableClock.

enum clock\_name\_t {

#### **Clock driver**

```
kCLOCK_CoreSysClk,
 kCLOCK_BusClk,
 kCLOCK_ClockOut,
 kCLOCK_FroHf,
 kCLOCK_SpiFi,
 kCLOCK_Adc,
 kCLOCK_Usb0,
 kCLOCK_Usb1,
 kCLOCK UsbPll,
 kCLOCK_Mclk,
 kCLOCK_Sct,
 kCLOCK SDio,
 kCLOCK_EMC,
 kCLOCK_LCD,
 kCLOCK_MCAN0,
 kCLOCK_MCAN1,
 kCLOCK_Fro12M,
 kCLOCK_ExtClk,
 kCLOCK_PllOut,
 kCLOCK UsbClk,
 kClock_WdtOsc,
 kCLOCK_Frg,
 kCLOCK_Dmic,
 kCLOCK_AsyncApbClk,
 kCLOCK_FlexI2S,
 kCLOCK_Flexcomm0,
 kCLOCK_Flexcomm1,
 kCLOCK Flexcomm2,
 kCLOCK_Flexcomm3,
 kCLOCK_Flexcomm4,
 kCLOCK_Flexcomm5,
 kCLOCK_Flexcomm6,
 kCLOCK_Flexcomm7,
 kCLOCK_Flexcomm8,
 kCLOCK_Flexcomm9 }
    Clock name used to get clock frequency.
enum async_clock_src_t {
 kCLOCK_AsyncMainClk = 0,
 kCLOCK_AsyncFro12Mhz }
enum clock_flashtim_t {
```

```
kCLOCK Flash1Cycle = 0,
 kCLOCK_Flash2Cycle,
 kCLOCK Flash3Cycle.
 kCLOCK_Flash4Cycle,
 kCLOCK Flash5Cycle,
 kCLOCK Flash6Cycle,
 kCLOCK_Flash7Cycle,
 kCLOCK_Flash8Cycle }
    FLASH Access time definitions.
enum ss_progmodfm_t {
 kSS_MF_512 = (0 << 20),
 kSS_MF_384 = (1 << 20),
 kSS_MF_256 = (2 << 20),
 kSS MF 128 = (3 << 20),
 kSS MF 64 = (4 << 20),
 kSS_MF_32 = (5 << 20),
 kSS MF 24 = (6 << 20),
 kSS MF 16 = (7 << 20)
    PLL Spread Spectrum (SS) Programmable modulation frequency See (MF) field in the SYSPLLSSCTRL1
    register in the UM.
enum ss_progmoddp_t {
  kSS_MR_K0 = (0 << 23),
 kSS_MR_K1 = (1 << 23),
 kSS_MR_K1_5 = (2 << 23),
 kSS_MR_K2 = (3 << 23),
 kSS MR K3 = (4 << 23),
 kSS MR K4 = (5 << 23),
 kSS_MR_K6 = (6 << 23),
 kSS MR K8 = (7 << 23) }
    PLL Spread Spectrum (SS) Programmable frequency modulation depth See (MR) field in the SYSPLLSSC-
    TRL1 register in the UM.
• enum ss modwyctrl t {
 kSS_MC_NOC = (0 << 26),
 kSS_MC_RECC = (2 << 26),
 kSS MC MAXC = (3 << 26) }
    PLL Spread Spectrum (SS) Modulation waveform control See (MC) field in the SYSPLLSSCTRL1 register
    in the UM.
enum pll_error_t {
 kStatus_PLL_Success = MAKE_STATUS(kStatusGroup_Generic, 0),
 kStatus PLL OutputTooLow = MAKE STATUS(kStatusGroup Generic, 1),
 kStatus_PLL_OutputTooHigh = MAKE_STATUS(kStatusGroup_Generic, 2),
 kStatus_PLL_InputTooLow = MAKE_STATUS(kStatusGroup_Generic, 3),
 kStatus PLL InputTooHigh = MAKE STATUS(kStatusGroup Generic, 4),
 kStatus_PLL_OutsideIntLimit = MAKE_STATUS(kStatusGroup_Generic, 5),
 kStatus PLL CCOTooLow = MAKE STATUS(kStatusGroup Generic, 6),
 kStatus_PLL_CCOTooHigh = MAKE_STATUS(kStatusGroup_Generic, 7) }
```

SDK API Reference Manual v2.0.0

#### **Clock driver**

```
PLL status definitions.
• enum clock_usb_src_t {
    kCLOCK_UsbSrcFro = (uint32_t)kCLOCK_FroHf,
    kCLOCK_UsbSrcSystemPll = (uint32_t)kCLOCK_PllOut,
    kCLOCK_UsbSrcMainClock = (uint32_t)kCLOCK_CoreSysClk,
    kCLOCK_UsbSrcUsbPll = (uint32_t)kCLOCK_UsbPll,
    kCLOCK_UsbSrcNone = SYSCON_USBOCLKSEL_SEL(7) }
    USB clock source definition.
• enum usb_pll_psel
    USB PDEL Divider.
```

#### **Functions**

• static void CLOCK\_SetFLASHAccessCycles (clock\_flashtim\_t clks)

Set FLASH memory access time in clocks.

• status\_t CLOCK\_SetupFROClocking (uint32\_t iFreq)

Initialize the Core clock to given frequency (12, 48 or 96 MHz). Turns on FRO and uses default CCO, if freq is 12000000, then high speed output is off, else high speed output is enabled.

void CLOCK\_AttachClk (clock\_attach\_id\_t connection)

Configure the clock selection muxes.

• void CLOCK\_SetClkDiv (clock\_div\_name\_t div\_name, uint32\_t divided\_by\_value, bool reset) Setup peripheral clock dividers.

• void CLOCK\_SetFLASHAccessCyclesForFreq (uint32\_t iFreq)

*Set the flash wait states for the input freugency.* 

• uint32\_t CLOCK\_GetFreq (clock\_name\_t clockName)

Return Frequency of selected clock.

• uint32\_t CLOCK\_GetFro12MFreq (void)

Return Frequency of FRO 12MHz.

• uint32 t CLOCK GetClockOutClkFreq (void)

Return Frequency of ClockOut.

• uint32\_t CLOCK\_GetSpifiClkFreq (void)

Return Frequency of Spifi Clock.

• uint32\_t CLOCK\_GetAdcClkFreq (void)

Return Frequency of Adc Clock.

• uint32 t CLOCK GetUsb0ClkFreq (void)

Return Frequency of Usb0 Clock.

uint32\_t CLOCK\_GetUsb1ClkFreq (void)

Return Frequency of Usb1 Clock.

• uint32\_t CLOCK\_GetMclkClkFreq (void)

Return Frequency of MClk Clock.

• uint32 t CLOCK GetSctClkFreq (void)

Return Frequency of SCTimer Clock.

• uint32\_t CLOCK\_GetSdioClkFreq (void)

Return Frequency of SDIO Clock.

• uint32\_t CLOCK\_GetLcdClkFreq (void)

Return Frequency of LCD Clock.

• uint32\_t CLOCK\_GetLcdClkIn (void)

Return Frequency of LCD CLKIN Clock.

• uint32\_t CLOCK\_GetExtClkFreq (void)

Return Frequency of External Clock.

• uint32\_t CLOCK\_GetWdtOscFreq (void)

Return Frequency of Watchdog Oscillator.

• uint32\_t CLOCK\_GetFroHfFreq (void)

Return Frequency of High-Freq output of FRO.

• uint32\_t CLOCK\_GetPllOutFreq (void)

Return Frequency of PLL.

• uint32\_t CLOCK\_GetUsbPllOutFreq (void)

Return Frequency of USB PLL.

• uint32\_t CLOCK\_GetAudioPllOutFreq (void)

Return Frequency of AUDIO PLL.

• uint32\_t CLOCK\_GetOsc32KFreq (void)

Return Frequency of 32kHz osc.

• uint32\_t CLOCK\_GetCoreSysClkFreq (void)

Return Frequency of Core System.

• uint32\_t CLOCK\_GetI2SMClkFreq (void)

Return Frequency of I2S MCLK Clock.

• uint32 t CLOCK GetFlexCommClkFreq (uint32 t id)

Return Frequency of Flexcomm functional Clock.

• \_\_STATIC\_INLINE async\_clock\_src\_t CLOCK\_GetAsyncApbClkSrc (void)

Return Asynchronous APB Clock source.

• uint32\_t CLOCK\_GetAsyncApbClkFreq (void)

Return Frequency of Asynchronous APB Clock.

• uint32\_t CLOCK\_GetAudioPLLInClockRate (void)

Return Audio PLL input clock rate.

uint32\_t CLOCK\_GetSystemPLLInClockRate (void)

Return System PLL input clock rate.

• uint32\_t CLOCK\_GetSystemPLLOutClockRate (bool recompute)

Return System PLL output clock rate.

• uint32\_t CLOCK\_GetAudioPLLOutClockRate (bool recompute)

Return System AUDIO PLL output clock rate.

• uint32\_t CLOCK\_GetUSbPLLOutClockRate (bool recompute)

Return System USB PLL output clock rate.

• \_\_STATIC\_INLINE void CLOCK\_SetBypassPLL (bool bypass)

Enables and disables PLL bypass mode.

\_\_STATIC\_INLINE bool CLOCK\_IsSystemPLLLocked (void)

Check if PLL is locked or not.

STATIC INLINE bool CLOCK IsUsbPLLLocked (void)

Check if USB PLL is locked or not.

\_\_STATIC\_INLINE bool CLOCK\_IsAudioPLLLocked (void)

Check if AUDIO PLL is locked or not.

• STATIC INLINE void CLOCK Enable SysOsc (bool enable)

Enables and disables SYS OSC.

void CLOCK\_SetStoredPLLClockRate (uint32\_t rate)

Store the current PLL rate.

• void CLOCK\_SetStoredAudioPLLClockRate (uint32\_t rate)

Store the current AUDIO PLL rate.

• uint32\_t CLOCK\_GetSystemPLLOutFromSetup (pll\_setup\_t \*pSetup)

Return System PLL output clock rate from setup structure.

• uint32\_t CLOCK\_GetAudioPLLOutFromSetup (pll\_setup\_t \*pSetup)

Return System AUDIO PLL output clock rate from setup structure.

SDK API Reference Manual v2.0.0

#### **Clock driver**

- uint32\_t CLOCK\_GetUsbPLLOutFromSetup (const usb\_pll\_setup\_t \*pSetup)

  Return System USB PLL output clock rate from setup structure.
- pll\_error\_t CLOCK\_SetupPLLData (pll\_config\_t \*pControl, pll\_setup\_t \*pSetup)

  Set PLL output based on the passed PLL setup data.
- pll\_error\_t CLOCK\_SetupAudioPLLData (pll\_config\_t \*pControl, pll\_setup\_t \*pSetup)

  Set AUDIO PLL output based on the passed AUDIO PLL setup data.
- pll\_error\_t CLOCK\_SetupSystemPLLPrec (pll\_setup\_t \*pSetup, uint32\_t flagcfg)

  Set PLL output from PLL setup structure (precise frequency)
- pll\_error\_t CLOCK\_SetupAudioPLLPrec (pll\_setup\_t \*pSetup, uint32\_t flagcfg)

  Set AUDIO PLL output from AUDIOPLL setup structure (precise frequency)
- pll\_error\_t CLOCK\_SetPLLFreq (const pll\_setup\_t \*pSetup)

  Set PLL output from PLL setup structure (precise frequency)
- pll\_error\_t CLOCK\_SetUsbPLLFreq (const usb\_pll\_setup\_t \*pSetup)

  Set USB PLL output from USB PLL setup structure (precise frequency)
- void CLOCK\_SetupSystemPLLMult (uint32\_t multiply\_by, uint32\_t input\_freq) Set PLL output based on the multiplier and input frequency.
- static void CLOCK\_DisableUsbDevicefs0Clock (clock\_ip\_name\_t clk) Disable USB clock.
- bool CLOCK\_EnableUsbfs0DeviceClock (clock\_usb\_src\_t src, uint32\_t freq) Enable USB Device FS clock.
- bool CLOCK\_EnableUsbfs0HostClock (clock\_usb\_src\_t src, uint32\_t freq) Enable USB HOST FS clock.
- bool CLOCK\_EnableUsbhs0DeviceClock (clock\_usb\_src\_t src, uint32\_t freq) Enable USB Device HS clock.
- bool CLOCK\_EnableUsbhs0HostClock (clock\_usb\_src\_t src, uint32\_t freq) Enable USB HOST HS clock.

#### 37.2.4 Data Structure Documentation

#### 37.2.4.1 struct pll\_config\_t

This structure can be used to configure the settings for a PLL setup structure. Fill in the desired configuration for the PLL and call the PLL setup function to fill in a PLL setup structure.

#### **Data Fields**

- uint32 t desiredRate
  - Desired PLL rate in Hz.
- uint32\_t inputRate
  - PLL input clock in Hz, only used if PLL\_CONFIGFLAG\_USEINRATE flag is set.
- uint32\_t flags
  - PLL configuration flags, Or'ed value of PLL\_CONFIGFLAG\_\* definitions.
- ss\_progmodfm\_t ss\_mf
  - SS Programmable modulation frequency, only applicable when not using PLL\_CONFIGFLAG\_FORCE-NOFRACT flag.
- ss\_progmoddp\_t ss\_mr
  - SS Programmable frequency modulation depth, only applicable when not using PLL\_CONFIGFLAG\_F-ORCENOFRACT flag.

• ss modwyctrl t ss mc

SS Modulation waveform control, only applicable when not using PLL\_CONFIGFLAG\_FORCENOFRA-CT flag.

bool mfDither

false for fixed modulation frequency or true for dithering, only applicable when not using PLL\_CONFIG-FLAG\_FORCENOFRACT flag

#### 37.2.4.2 struct pll\_setup\_t

It can be populated with the PLL setup function. If powering up or waiting for PLL lock, the PLL input clock source should be configured prior to PLL setup.

#### **Data Fields**

• uint32\_t syspllctrl

PLL control register SYSPLLCTRL.

• uint32\_t syspllndec

PLL NDEC register SYSPLLNDEC.

• uint32\_t syspllpdec

PLL PDEC register SYSPLLPDEC.

• uint32\_t syspllmdec

PLL MDEC registers SYSPLLPDEC.

• uint32\_t pllRate

Acutal PLL rate.

• uint32\_t flags

PLL setup flags, Or'ed value of PLL\_SETUPFLAG\_\* definitions.

### 37.2.4.3 struct usb\_pll\_setup\_t

It can be populated with the USB PLL setup function. If powering up or waiting for USB PLL lock, the PLL input clock source should be configured prior to USB PLL setup.

#### **Data Fields**

• uint8 t msel

USB PLL control register msel:1U-256U.

• uint8\_t psel

USB PLL control register psel:only support inter 1U 2U 4U 8U.

uint8\_t nsel

USB PLL control register nsel:only suppoet inter 1U 2U 3U 4U.

• bool direct

USB PLL CCO output control.

bool bypass

USB PLL inout clock bypass control.

bool fbsel

USB PLL ineter mode and non-integer mode control.

• uint32\_t inputRate

#### SDK API Reference Manual v2.0.0

#### **Clock driver**

USB PLL input rate.

#### 37.2.5 Macro Definition Documentation

### 37.2.5.1 #define FSL\_SDK\_DISABLE\_DRIVER\_CLOCK\_CONTROL 0

When set to 0, peripheral drivers will enable clock in initialize function and disable clock in de-initialize function. When set to 1, peripheral driver will not control the clock, application could contol the clock out of the driver.

Note

All drivers share this feature switcher. If it is set to 1, application should handle clock enable and disable for all drivers.

#### 37.2.5.2 #define ADC\_CLOCKS

#### Value:

```
{ kCLOCK_Adc0 \
```

#### 37.2.5.3 #define ROM\_CLOCKS

#### Value:

```
{ \\ kCLOCK_Rom \\
```

### 37.2.5.4 #define SRAM\_CLOCKS

#### Value:

```
{
            kCLOCK_Sram1, kCLOCK_Sram2, kCLOCK_Sram3 \
}
```

SDK API Reference Manual v2.0.0

## 37.2.5.5 #define FLASH\_CLOCKS

Value:

## 37.2.5.6 #define FMC\_CLOCKS

Value:

```
{
          kCLOCK_Fmc \
}
```

## 37.2.5.7 #define EEPROM\_CLOCKS

Value:

```
{
          kCLOCK_Eeprom \
}
```

## 37.2.5.8 #define SPIFI\_CLOCKS

Value:

```
{
      kCLOCK_Spifi \
}
```

## 37.2.5.9 #define INPUTMUX\_CLOCKS

Value:

```
{
      kCLOCK_InputMux \
}
```

## 37.2.5.10 #define IOCON\_CLOCKS

```
Value:
```

```
{ kCLOCK_Iocon \
```

## 37.2.5.11 #define GPIO\_CLOCKS

#### Value:

```
{
      kCLOCK_Gpio0,kLOCK_Gpio1, kCLOCK_Gpio2, kCLOCK_Gpio3, kCLOCK_Gpio4, kCLOCK_Gpio5 \
}
```

## 37.2.5.12 #define PINT\_CLOCKS

#### Value:

```
kCLOCK_Pint \
```

## 37.2.5.13 #define GINT\_CLOCKS

#### Value:

```
{
      kCLOCK_Gint, kCLOCK_Gint \
}
```

## 37.2.5.14 #define DMA\_CLOCKS

#### Value:

```
{ kCLOCK_Dma \
```

SDK API Reference Manual v2.0.0

## 37.2.5.15 #define CRC\_CLOCKS

```
Value:
```

## 37.2.5.16 #define WWDT\_CLOCKS

#### Value:

```
{ kCLOCK_Wwdt \
```

## 37.2.5.17 #define RTC\_CLOCKS

#### Value:

```
{
      kCLOCK_Rtc \
      }
```

## 37.2.5.18 #define ADC0\_CLOCKS

## Value:

```
{
     kCLOCK_Adc0 \
     }
```

## 37.2.5.19 #define MRT\_CLOCKS

## Value:

## 37.2.5.20 #define RIT\_CLOCKS

```
Value:
```

## 37.2.5.21 #define SCT\_CLOCKS

#### Value:

## 37.2.5.22 #define MCAN\_CLOCKS

#### Value:

## 37.2.5.23 #define UTICK\_CLOCKS

#### Value:

```
{ kCLOCK_Utick \
```

## 37.2.5.24 #define FLEXCOMM\_CLOCKS

#### Value:

SDK API Reference Manual v2.0.0

## 37.2.5.25 #define LPUART\_CLOCKS

```
Value:
```

```
{
    kCLOCK_MinUart0, kCLOCK_MinUart1, kCLOCK_MinUart2, kCLOCK_MinUart3, kCLOCK_MinUart4,
    kCLOCK_MinUart5, \
        kCLOCK_MinUart6, kCLOCK_MinUart7, kCLOCK_MinUart8,kCLOCK_MinUart9
    }
```

## 37.2.5.26 #define BI2C\_CLOCKS

#### Value:

```
kCLOCK_BI2e0, kCLOCK_BI2e1, kCLOCK_BI2e2, kCLOCK_BI2e3, kCLOCK_BI2e4, kCLOCK_BI2e5, kCLOCK_BI2e6, kCLOCK_BI2e7, \
kCLOCK_BI2e7, \
kCLOCK_BI2e8, kCLOCK_BI2e9 \
}
```

## 37.2.5.27 #define LPSI\_CLOCKS

#### Value:

```
kclock_lspi0, kclock_lspi1, kclock_lspi2, kclock_lspi3, kclock_lspi4, kclock_lspi5, kclock_lspi6,
kclock_lspi7, \
     kclock_lspi8, kclock_lspi9 \
}
```

## 37.2.5.28 #define FLEXI2S\_CLOCKS

#### Value:

```
{
    kCLOCK_Flexi2s0, kCLOCK_Flexi2s1, kCLOCK_Flexi2s2, kCLOCK_Flexi2s3, kCLOCK_Flexi2s4,
    kCLOCK_Flexi2s5, \
    kCLOCK_Flexi2s6, kCLOCK_Flexi2s7, kCLOCK_Flexi2s8, kCLOCK_Flexi2s9
    \
}
```

## 37.2.5.29 #define DMIC\_CLOCKS

#### Value:

```
{ kCLOCK_DMic \
```

SDK API Reference Manual v2.0.0

## 37.2.5.30 #define CTIMER\_CLOCKS

```
Value:
```

```
{
     kCLOCK_Ct32b0, kCLOCK_Ct32b1, kCLOCK_Ct32b2, kCLOCK_Ct32b3, kCLOCK_Ct32b4 \
}
```

## 37.2.5.31 #define LCD\_CLOCKS

#### Value:

```
{ kCLOCK_Lcd \
```

## 37.2.5.32 #define SDIO\_CLOCKS

#### Value:

```
{ kCLOCK_Sdio \
```

## 37.2.5.33 #define USBRAM\_CLOCKS

#### Value:

## 37.2.5.34 #define EMC\_CLOCKS

## Value:

```
{ kCLOCK_Emc \
```

SDK API Reference Manual v2.0.0

## 37.2.5.35 #define ETH\_CLOCKS

```
Value:
```

```
{ kCLOCK_Eth \
```

## 37.2.5.36 #define AES\_CLOCKS

#### Value:

```
{
      kCLOCK_Aes \
    }
```

## 37.2.5.37 #define OTP\_CLOCKS

## Value:

## 37.2.5.38 #define RNG\_CLOCKS

#### Value:

## 37.2.5.39 #define USBHMR0\_CLOCKS

## Value:

```
{
     kCLOCK_Usbhmr0 \
}
```

## 37.2.5.40 #define USBHSL0\_CLOCKS

#### Value:

## 37.2.5.41 #define SHA0\_CLOCKS

#### Value:

```
{ kCLOCK_Sha0 \
```

## 37.2.5.42 #define SMARTCARD\_CLOCKS

#### Value:

## 37.2.5.43 #define USBD\_CLOCKS

#### Value:

## 37.2.5.44 #define USBH\_CLOCKS

## Value:

```
{
      kCLOCK_Usbh1 \
```

## 37.2.5.45 #define CLK\_GATE\_REG\_OFFSET\_SHIFT 8U

37.2.5.46 #define MUX\_A( 
$$m$$
, choice ) (((m)  $<<$  0) | ((choice + 1)  $<<$  8))

[4 bits for choice, where 1 is A, 2 is B, 3 is C and 4 is D, 0 means end of descriptor] [8 bits mux ID]\*

## 37.2.5.47 #define PLL\_CONFIGFLAG\_USEINRATE (1 << 0)

When the PLL\_CONFIGFLAG\_USEINRATE flag is selected, the 'InputRate' field in the configuration structure must be assigned with the expected PLL frequency. If the PLL\_CONFIGFLAG\_USEINRATE is not used, 'InputRate' is ignored in the configuration function and the driver will determine the PLL rate from the currently selected PLL source. This flag might be used to configure the PLL input clock more accurately when using the WDT oscillator or a more dyanmic CLKIN source.

When the PLL\_CONFIGFLAG\_FORCENOFRACT flag is selected, the PLL hardware for the automatic bandwidth selection, Spread Spectrum (SS) support, and fractional M-divider are not used.

Flag to use InputRate in PLL configuration structure for setup

#### 37.2.5.48 #define PLL\_SETUPFLAG\_POWERUP (1 << 0)

Setup will power on the PLL after setup

## 37.2.6 Enumeration Type Documentation

#### 37.2.6.1 enum clock\_ip\_name\_t

#### 37.2.6.2 enum clock\_name\_t

#### Enumerator

kCLOCK\_CoreSysClk Core/system clock (aka MAIN\_CLK)

kCLOCK BusClk Bus clock (AHB clock)

kCLOCK\_ClockOut CLOCKOUT.

kCLOCK\_FroHf FRO48/96.

kCLOCK\_SpiFi SPIFI.

kCLOCK Adc ADC.

kCLOCK Usb0 USB0.

kCLOCK\_Usb1 USB1.

kCLOCK\_UsbPll USB1 PLL.

kCLOCK\_Mclk MCLK.

kCLOCK Sct SCT.

kCLOCK SDio SDIO.

kCLOCK EMC EMC.

*kCLOCK\_LCD* LCD.

NXP Semiconductors 553

#### SDK API Reference Manual v2.0.0

```
kCLOCK MCANO MCANO.
kCLOCK_MCAN1 MCAN1.
kCLOCK Fro12M FRO12M.
kCLOCK_ExtClk External Clock.
kCLOCK PllOut PLL Output.
kCLOCK UsbClk USB input.
kClock_WdtOsc Watchdog Oscillator.
kCLOCK_Frg Frg Clock.
kCLOCK Dmic Digital Mic clock.
kCLOCK_AsyncApbClk Async APB clock.
kCLOCK FlexI2S FlexI2S clock.
kCLOCK Flexcomm0 Flexcomm0Clock.
kCLOCK Flexcomm1 Flexcomm1Clock.
kCLOCK Flexcomm2 Flexcomm2Clock.
kCLOCK_Flexcomm3 Flexcomm3Clock.
kCLOCK Flexcomm4 Flexcomm4Clock.
kCLOCK Flexcomm5 Flexcomm5Clock.
kCLOCK Flexcomm6 Flexcomm6Clock.
kCLOCK_Flexcomm7 Flexcomm7Clock.
kCLOCK Flexcomm8 Flexcomm8Clock.
kCLOCK_Flexcomm9 Flexcomm9Clock.
```

#### 37.2.6.3 enum async\_clock\_src\_t

Clock source selections for the asynchronous APB clock

#### Enumerator

```
kCLOCK_AsyncMainClk Main System clock.
kCLOCK_AsyncFro12Mhz 12MHz FRO
```

#### 37.2.6.4 enum clock\_flashtim\_t

#### Enumerator

```
    kCLOCK_Flash1Cycle
    kCLOCK_Flash2Cycle
    kCLOCK_Flash3Cycle
    kCLOCK_Flash4Cycle
    kCLOCK_Flash5Cycle
    kCLOCK_Flash6Cycle
    kCLOCK_Flash7Cycle
    kCLOCK_Flash7Cycle
    kCLOCK_Flash8Cycle
    Flash accesses use 5 CPU clocks.
    kCLOCK_Flash7Cycle
    Flash accesses use 6 CPU clocks.
    kCLOCK_Flash8Cycle
    Flash accesses use 7 CPU clocks.
    kCLOCK_Flash8Cycle
    Flash accesses use 8 CPU clocks.
```

#### 37.2.6.5 enum ss\_progmodfm\_t

#### Enumerator

```
kSS_MF_512 Nss = 512 (fm ? 3.9 - 7.8 kHz)

kSS_MF_384 Nss ?= 384 (fm ? 5.2 - 10.4 kHz)

kSS_MF_256 Nss = 256 (fm ? 7.8 - 15.6 kHz)

kSS_MF_128 Nss = 128 (fm ? 15.6 - 31.3 kHz)

kSS_MF_64 Nss = 64 (fm ? 32.3 - 64.5 kHz)

kSS_MF_32 Nss = 32 (fm ? 62.5 - 125 kHz)

kSS_MF_24 Nss ?= 24 (fm ? 83.3 - 166.6 kHz)

kSS_MF_16 Nss = 16 (fm ? 125 - 250 kHz)
```

#### 37.2.6.6 enum ss\_progmoddp\_t

#### Enumerator

```
kSS_MR_K0 k = 0 (no spread spectrum)

kSS_MR_K1 k = 1

kSS_MR_K1_5 k = 1.5

kSS_MR_K2 k = 2

kSS_MR_K3 k = 3

kSS_MR_K4 k = 4

kSS_MR_K6 k = 6

kSS_MR_K8 k = 8
```

### 37.2.6.7 enum ss\_modwvctrl\_t

Compensation for low pass filtering of the PLL to get a triangular modulation at the output of the PLL, giving a flat frequency spectrum.

#### Enumerator

```
kSS_MC_NOC no compensationkSS_MC_RECC recommended settingkSS_MC_MAXC max. compensation
```

## 37.2.6.8 enum pll\_error\_t

#### Enumerator

```
kStatus_PLL_Success PLL operation was successful.kStatus_PLL_OutputTooLow PLL output rate request was too low.kStatus_PLL_OutputTooHigh PLL output rate request was too high.
```

#### SDK API Reference Manual v2.0.0

kStatus\_PLL\_InputTooLow PLL input rate is too low.

**kStatus\_PLL\_InputTooHigh** PLL input rate is too high.

kStatus\_PLL\_OutsideIntLimit Requested output rate isn't possible.

kStatus\_PLL\_CCOTooLow Requested CCO rate isn't possible.

kStatus\_PLL\_CCOTooHigh Requested CCO rate isn't possible.

## 37.2.6.9 enum clock\_usb\_src\_t

#### Enumerator

kCLOCK UsbSrcFro Use FRO 96 or 48 MHz.

kCLOCK\_UsbSrcSystemPll Use System PLL output.

kCLOCK UsbSrcMainClock Use Main clock.

kCLOCK\_UsbSrcUsbPll Use USB PLL clock.

**kCLOCK\_UsbSrcNone** Use None, this may be selected in order to reduce power when no output is needed.

#### 37.2.6.10 enum usb\_pll\_psel

#### 37.2.7 Function Documentation

## 37.2.7.1 static void CLOCK\_SetFLASHAccessCycles ( clock\_flashtim\_t clks ) [inline], [static]

**Parameters** 

clks : Clock cycles for FLASH access

#### Returns

Nothing

## 37.2.7.2 status\_t CLOCK\_SetupFROClocking ( uint32\_t iFreq )

Parameters

| iFreq | : Desired frequency (must be one of #CLK_FRO_12MHZ or #CLK_FRO_48MHZ |
|-------|----------------------------------------------------------------------|
|       | or #CLK_FRO_96MHZ)                                                   |

#### Returns

returns success or fail status.

## 37.2.7.3 void CLOCK\_AttachClk ( clock\_attach\_id\_t connection )

#### Parameters

| connection | : Clock to be configured. |
|------------|---------------------------|
|------------|---------------------------|

#### Returns

Nothing

## 37.2.7.4 void CLOCK\_SetClkDiv ( clock\_div\_name\_t div\_name, uint32\_t divided\_by\_value, bool reset )

#### Parameters

| div_name              | : Clock divider name                    |
|-----------------------|-----------------------------------------|
| divided_by<br>value,: | Value to be divided                     |
| reset                 | : Whether to reset the divider counter. |

#### Returns

Nothing

## 37.2.7.5 void CLOCK\_SetFLASHAccessCyclesForFreq ( uint32\_t iFreq )

| Parameters |
|------------|
|------------|

| <i>iFreq</i> : Input frequency |
|--------------------------------|
|--------------------------------|

Returns

Nothing

## 37.2.7.6 uint32\_t CLOCK\_GetFreq ( clock\_name\_t clockName )

Returns

Frequency of selected clock

## 37.2.7.7 uint32\_t CLOCK\_GetFro12MFreq ( void )

Returns

Frequency of FRO 12MHz

## 37.2.7.8 uint32\_t CLOCK\_GetClockOutClkFreq ( void )

Returns

Frequency of ClockOut

## 37.2.7.9 uint32\_t CLOCK\_GetSpifiClkFreq ( void )

Returns

Frequency of Spifi.

## 37.2.7.10 uint32\_t CLOCK\_GetAdcClkFreq ( void )

Returns

Frequency of Adc Clock.

## 37.2.7.11 uint32\_t CLOCK\_GetUsb0ClkFreq ( void )

Returns

Frequency of Usb0 Clock.

## 37.2.7.12 uint32\_t CLOCK\_GetUsb1ClkFreq ( void )

Returns

Frequency of Usb1 Clock.

## 37.2.7.13 uint32\_t CLOCK\_GetMclkClkFreq ( void )

Returns

Frequency of MClk Clock.

#### 37.2.7.14 uint32 t CLOCK GetSctClkFreq (void )

Returns

Frequency of SCTimer Clock.

## 37.2.7.15 uint32\_t CLOCK\_GetSdioClkFreq ( void )

Returns

Frequency of SDIO Clock.

## 37.2.7.16 uint32\_t CLOCK\_GetLcdClkFreq ( void )

Returns

Frequency of LCD Clock.

## 37.2.7.17 uint32\_t CLOCK\_GetLcdClkIn ( void )

Returns

Frequency of LCD CLKIN Clock.

## 37.2.7.18 uint32\_t CLOCK\_GetExtClkFreq ( void )

Returns

Frequency of External Clock. If no external clock is used returns 0.

#### SDK API Reference Manual v2.0.0

# Clock driver 37.2.7.19 u

## 37.2.7.19 uint32\_t CLOCK\_GetWdtOscFreq ( void )

Returns

Frequency of Watchdog Oscillator

## 37.2.7.20 uint32\_t CLOCK\_GetFroHfFreq ( void )

Returns

Frequency of High-Freq output of FRO

## 37.2.7.21 uint32\_t CLOCK\_GetPIIOutFreq ( void )

Returns

Frequency of PLL

## 37.2.7.22 uint32\_t CLOCK\_GetUsbPllOutFreq ( void )

Returns

Frequency of PLL

## 37.2.7.23 uint32\_t CLOCK\_GetAudioPllOutFreq ( void )

Returns

Frequency of PLL

## 37.2.7.24 uint32\_t CLOCK\_GetOsc32KFreq ( void )

Returns

Frequency of 32kHz osc

## 37.2.7.25 uint32\_t CLOCK\_GetCoreSysClkFreq ( void )

Returns

Frequency of Core System

## 37.2.7.26 uint32\_t CLOCK\_Getl2SMClkFreq ( void )

Returns

Frequency of I2S MCLK Clock

### 37.2.7.27 uint32\_t CLOCK\_GetFlexCommClkFreq ( uint32\_t id )

Returns

Frequency of Flexcomm functional Clock

## 37.2.7.28 \_\_STATIC\_INLINE async\_clock\_src\_t CLOCK\_GetAsyncApbClkSrc ( void )

Returns

Asynchronous APB CLock source

## 37.2.7.29 uint32\_t CLOCK\_GetAsyncApbClkFreq ( void )

Returns

Frequency of Asynchronous APB Clock Clock

#### 37.2.7.30 uint32 t CLOCK GetAudioPLLInClockRate (void)

Returns

Audio PLL input clock rate

## 37.2.7.31 uint32\_t CLOCK\_GetSystemPLLInClockRate ( void )

Returns

System PLL input clock rate

## 37.2.7.32 uint32\_t CLOCK\_GetSystemPLLOutClockRate ( bool recompute )

#### **Parameters**

recompute : Forces a PLL rate recomputation if true

#### Returns

System PLL output clock rate

#### Note

The PLL rate is cached in the driver in a variable as the rate computation function can take some time to perform. It is recommended to use 'false' with the 'recompute' parameter.

## 37.2.7.33 uint32\_t CLOCK\_GetAudioPLLOutClockRate ( bool recompute )

#### **Parameters**

| recompute | : Forces a AUDIO PLL rate recomputation if true |
|-----------|-------------------------------------------------|
|-----------|-------------------------------------------------|

#### Returns

System AUDIO PLL output clock rate

#### Note

The AUDIO PLL rate is cached in the driver in a variable as the rate computation function can take some time to perform. It is recommended to use 'false' with the 'recompute' parameter.

## 37.2.7.34 uint32\_t CLOCK\_GetUSbPLLOutClockRate ( bool recompute )

#### **Parameters**

| recompute | : Forces a USB PLL rate recomputation if true |
|-----------|-----------------------------------------------|
|-----------|-----------------------------------------------|

#### Returns

System USB PLL output clock rate

#### Note

The USB PLL rate is cached in the driver in a variable as the rate computation function can take some time to perform. It is recommended to use 'false' with the 'recompute' parameter.

#### SDK API Reference Manual v2.0.0

37.2.7.35 STATIC\_INLINE void CLOCK\_SetBypassPLL ( bool bypass )

bypass: true to bypass PLL (PLL output = PLL input, false to disable bypass

Returns

System PLL output clock rate

37.2.7.36 \_\_STATIC\_INLINE bool CLOCK\_IsSystemPLLLocked ( void )

Returns

true if the PLL is locked, false if not locked

37.2.7.37 \_\_STATIC\_INLINE bool CLOCK\_IsUsbPLLLocked ( void )

Returns

true if the USB PLL is locked, false if not locked

37.2.7.38 \_\_STATIC\_INLINE bool CLOCK\_IsAudioPLLLocked ( void )

Returns

true if the AUDIO PLL is locked, false if not locked

37.2.7.39 \_\_STATIC\_INLINE void CLOCK\_Enable\_SysOsc ( bool *enable* )

enable: true to enable SYS OSC, false to disable SYS OSC

37.2.7.40 void CLOCK\_SetStoredPLLClockRate ( uint32\_t rate )

**Parameters** 

rate,: Current rate of the PLL

Returns

**Nothing** 

37.2.7.41 void CLOCK\_SetStoredAudioPLLClockRate ( uint32\_t rate )

SDK API Reference Manual v2.0.0

**Parameters** 

rate,: Current rate of the PLL

Returns

Nothing

#### 37.2.7.42 uint32\_t CLOCK\_GetSystemPLLOutFromSetup ( pll\_setup\_t \* pSetup )

**Parameters** 

pSetup : Pointer to a PLL setup structure

Returns

System PLL output clock rate the setup structure will generate

## 37.2.7.43 uint32\_t CLOCK\_GetAudioPLLOutFromSetup ( pll\_setup\_t \* pSetup )

**Parameters** 

pSetup : Pointer to a PLL setup structure

Returns

System PLL output clock rate the setup structure will generate

## 37.2.7.44 uint32 t CLOCK GetUsbPLLOutFromSetup ( const usb\_pll\_setup\_t \* pSetup )

**Parameters** 

pSetup : Pointer to a PLL setup structure

Returns

System PLL output clock rate the setup structure will generate

## 37.2.7.45 pll\_error\_t CLOCK\_SetupPLLData ( pll\_config\_t \* pControl, pll\_setup\_t \* pSetup )

#### SDK API Reference Manual v2.0.0

#### **Parameters**

| pControl | : Pointer to populated PLL control structure to generate setup with |
|----------|---------------------------------------------------------------------|
| pSetup   | : Pointer to PLL setup structure to be filled                       |

#### Returns

PLL\_ERROR\_SUCCESS on success, or PLL setup error code

#### Note

Actual frequency for setup may vary from the desired frequency based on the accuracy of input clocks, rounding, non-fractional PLL mode, etc.

## 37.2.7.46 pll\_error\_t CLOCK\_SetupAudioPLLData ( pll\_config\_t \* pControl, pll\_setup\_t \* pSetup )

#### **Parameters**

| pControl | : Pointer to populated PLL control structure to generate setup with |
|----------|---------------------------------------------------------------------|
| pSetup   | : Pointer to PLL setup structure to be filled                       |

#### Returns

PLL\_ERROR\_SUCCESS on success, or PLL setup error code

#### Note

Actual frequency for setup may vary from the desired frequency based on the accuracy of input clocks, rounding, non-fractional PLL mode, etc.

## 37.2.7.47 pll\_error\_t CLOCK\_SetupSystemPLLPrec ( pll\_setup\_t \* pSetup, uint32\_t flagcfg )

Parameters

SDK API Reference Manual v2.0.0

| pSetup  | : Pointer to populated PLL setup structure    |
|---------|-----------------------------------------------|
| flagcfg | : Flag configuration for PLL config structure |

#### Returns

PLL\_ERROR\_SUCCESS on success, or PLL setup error code

#### Note

This function will power off the PLL, setup the PLL with the new setup data, and then optionally powerup the PLL, wait for PLL lock, and adjust system voltages to the new PLL rate. The function will not alter any source clocks (ie, main systen clock) that may use the PLL, so these should be setup prior to and after exiting the function.

## 37.2.7.48 pll error t CLOCK SetupAudioPLLPrec ( pll setup t \* pSetup, uint32 t flagcfg )

#### **Parameters**

| pSetup  | : Pointer to populated PLL setup structure    |
|---------|-----------------------------------------------|
| flagcfg | : Flag configuration for PLL config structure |

#### Returns

PLL\_ERROR\_SUCCESS on success, or PLL setup error code

#### Note

This function will power off the PLL, setup the PLL with the new setup data, and then optionally powerup the AUDIO PLL, wait for PLL lock, and adjust system voltages to the new AUDIOPLL rate. The function will not alter any source clocks (ie, main systen clock) that may use the AUDIO PLL, so these should be setup prior to and after exiting the function.

## 37.2.7.49 pll\_error\_t CLOCK\_SetPLLFreq ( const pll\_setup\_t \* pSetup )

SDK API Reference Manual v2.0.0 566 **NXP Semiconductors** 

#### **Parameters**

| pSetup | : Pointer to populated PLL setup structure |
|--------|--------------------------------------------|
|--------|--------------------------------------------|

#### Returns

kStatus\_PLL\_Success on success, or PLL setup error code

#### Note

This function will power off the PLL, setup the PLL with the new setup data, and then optionally powerup the PLL, wait for PLL lock, and adjust system voltages to the new PLL rate. The function will not alter any source clocks (ie, main system clock) that may use the PLL, so these should be setup prior to and after exiting the function.

## 37.2.7.50 pll\_error\_t CLOCK\_SetUsbPLLFreq ( const usb\_pll\_setup\_t \* pSetup )

#### **Parameters**

| pSetup : Pointer to populated USB PLL setup structure |
|-------------------------------------------------------|
|-------------------------------------------------------|

#### Returns

kStatus PLL Success on success, or USB PLL setup error code

#### Note

This function will power off the USB PLL, setup the PLL with the new setup data, and then optionally powerup the USB PLL, wait for USB PLL lock, and adjust system voltages to the new USB PLL rate. The function will not alter any source clocks (ie, usb pll clock) that may use the USB PLL, so these should be setup prior to and after exiting the function.

## 37.2.7.51 void CLOCK\_SetupSystemPLLMult ( uint32\_t multiply\_by, uint32\_t input\_freq )

#### **Parameters**

| multiply_by | : multiplier                       |
|-------------|------------------------------------|
| input_freq  | : Clock input frequency of the PLL |

NXP Semiconductors 567

#### SDK API Reference Manual v2.0.0

#### Returns

Nothing

#### Note

Unlike the Chip\_Clock\_SetupSystemPLLPrec() function, this function does not disable or enable PLL power, wait for PLL lock, or adjust system voltages. These must be done in the application. The function will not alter any source clocks (ie, main system clock) that may use the PLL, so these should be setup prior to and after exiting the function.

## 37.2.7.52 static void CLOCK\_DisableUsbDevicefs0Clock ( clock\_ip\_name\_t clk ) [inline], [static]

Disable USB clock.

#### 37.2.7.53 bool CLOCK\_EnableUsbfs0DeviceClock ( clock\_usb\_src\_t src, uint32\_t freq )

#### **Parameters**

| src    | : clock source                                      |
|--------|-----------------------------------------------------|
| freq,: | clock frequency Enable USB Device Full Speed clock. |

## 37.2.7.54 bool CLOCK\_EnableUsbfs0HostClock ( clock\_usb\_src\_t src, uint32\_t freq )

#### **Parameters**

| src    | : clock source                                    |
|--------|---------------------------------------------------|
| freq,: | clock frequency Enable USB HOST Full Speed clock. |

## 37.2.7.55 bool CLOCK\_EnableUsbhs0DeviceClock ( clock\_usb\_src\_t src, uint32\_t freq )

#### **Parameters**

| src    | : clock source                                      |
|--------|-----------------------------------------------------|
| freq,: | clock frequency Enable USB Device High Speed clock. |

#### 37.2.7.56 bool CLOCK\_EnableUsbhs0HostClock ( clock\_usb\_src\_t src, uint32\_t freq )

#### SDK API Reference Manual v2.0.0

## Parameters

| src    | : clock source                                    |
|--------|---------------------------------------------------|
| freq,: | clock frequency Enable USB HOST High Speed clock. |

SDK API Reference Manual v2.0.0

## Chapter 38 UTICK: MictoTick Timer Driver

#### 38.1 Overview

The SDK provides Peripheral driver for the UTICK module of LPC devices.

UTICK driver is created to help user to operate the UTICK module. The UTICK timer can be used as a low power timer. The APIs can be used to enable the UTICK module, initialize it and set the time. UTICK can be used as a wake up source from low power mode.

## 38.2 Typical use case

```
/* Init board hardware. */
BOARD_InitHardware();

/* Running FRO = 12 MHz*/
BOARD_BootClockVLPR();

/* Power up Watchdog oscillator*/
POWER_DisablePD(kPDRUNCFG_PD_WDT_OSC);

/* Intiialize UTICK */
UTICK_Init(UTICKO);

/* Set the UTICK timer to wake up the device from reduced power mode */
UTICK_SetTick(UTICKO, kUTICK_Repeat, UTICK_TIME, NULL);
while (1)
{
}
```

#### **Files**

• file fsl utick.h

## **Typedefs**

• typedef void(\* utick\_callback\_t )(void) UTICK callback function.

### **Enumerations**

```
    enum utick_mode_t {
    kUTICK_Onetime = 0x0U,
    kUTICK_Repeat = 0x1U }
    UTICK timer operational mode.
```

#### **Driver version**

• #define FSL\_UTICK\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) UTICK driver version 2.0.0.

#### SDK API Reference Manual v2.0.0

#### **Function Documentation**

### Initialization and deinitialization

```
• void <a href="UTICK_Init">UTICK_Type</a> *base)
```

*Initializes an UTICK by turning its bus clock on.* 

• void UTICK\_Deinit (UTICK\_Type \*base)

Deinitializes a UTICK instance.

• uint32\_t UTICK\_GetStatusFlags (UTICK\_Type \*base)

Get Status Flags.

• void UTICK\_ClearStatusFlags (UTICK\_Type \*base)

Clear Status Interrupt Flags.

void UTICK\_SetTick (UTICK\_Type \*base, utick\_mode\_t mode, uint32\_t count, utick\_callback\_t
 cb)

Starts UTICK.

• void UTICK\_HandleIRQ (UTICK\_Type \*base, utick\_callback\_t cb)

UTICK Interrupt Service Handler.

## 38.3 Macro Definition Documentation

38.3.1 #define FSL UTICK DRIVER VERSION (MAKE\_VERSION(2, 0, 0))

## 38.4 Typedef Documentation

38.4.1 typedef void(\* utick\_callback\_t)(void)

## 38.5 Enumeration Type Documentation

38.5.1 enum utick mode t

Enumerator

```
kUTICK_Onetime Trigger once.kUTICK_Repeat Trigger repeatedly.
```

#### 38.6 Function Documentation

38.6.1 void UTICK Init ( UTICK Type \* base )

## 38.6.2 void UTICK\_Deinit ( UTICK\_Type \* base )

This function shuts down Utick bus clock

Parameters

| hasa | UTICK peripheral base address | α. |
|------|-------------------------------|----|
| vase | UTICK peripheral base address | s. |

## 38.6.3 uint32\_t UTICK\_GetStatusFlags ( UTICK\_Type \* base )

This returns the status flag

**Parameters** 

| base | UTICK peripheral base address. |
|------|--------------------------------|
|------|--------------------------------|

Returns

status register value

## 38.6.4 void UTICK\_ClearStatusFlags ( UTICK\_Type \* base )

This clears intr status flag

Parameters

| base | UTICK peripheral base address. |
|------|--------------------------------|
|------|--------------------------------|

Returns

none

## 38.6.5 void UTICK\_SetTick ( UTICK\_Type \* base, utick\_mode\_t mode, uint32\_t count, utick\_callback\_t cb )

This function starts a repeat/onetime countdown with an optional callback

Parameters

| base | UTICK peripheral base address. |
|------|--------------------------------|
|------|--------------------------------|

## **Function Documentation**

| mode  | UTICK timer mode (ie kUTICK_onetime or kUTICK_repeat)                               |
|-------|-------------------------------------------------------------------------------------|
| count | UTICK timer mode (ie kUTICK_onetime or kUTICK_repeat)                               |
| cb    | UTICK callback (can be left as NULL if none, otherwise should be a void func(void)) |

#### Returns

none

## 38.6.6 void UTICK\_HandleIRQ ( UTICK\_Type \* base, utick\_callback\_t cb )

This function handles the interrupt and refers to the callback array in the driver to callback user (as per request in <a href="UTICK\_SetTick">UTICK\_SetTick</a>()). if no user callback is scheduled, the interrupt will simply be cleared.

#### Parameters

| base | UTICK peripheral base address.                |
|------|-----------------------------------------------|
| cb   | callback scheduled for this instance of UTICK |

#### Returns

none

SDK API Reference Manual v2.0.0

## **Chapter 39**

## **WWDT: Windowed Watchdog Timer Driver**

#### 39.1 Overview

The SDK provides a peripheral driver for the Watchdog module (WDOG) of LPC devices.

## 39.2 Function groups

#### 39.2.1 Initialization and deinitialization

The function WWDT\_Init() initializes the watchdog timer with specified configurations. The configurations include timeout value and whether to enable watchdog after iniy. The function WWDT\_GetDefault-Config() gets the default configurations.

The function WWDT\_Deinit() disables the watchdog and the module clock.

#### 39.2.2 Status

Provides functions to get and clear the WWDT status.

## 39.2.3 Interrupt

Provides functions to enable/disable WWDT interrupts and get current enabled interrupts.

## 39.2.4 Watch dog Refresh

The function WWDT\_Refresh() feeds the WWDT.

## 39.3 Typical use case

```
int main(void)
{
    wwdt_config_t config;
    uint32_t wdtFreq;

    /* Init hardware*/
    BOARD_InitHardware();

    /* Set Red LED to initially be high */
    LED_RED_INIT(1);

    POWER_DisablePD(kPDRUNCFG_PD_WDT_OSC);
```

SDK API Reference Manual v2.0.0

## Typical use case

```
/* The WDT divides the input frequency into it by 4 \star/
wdtFreq = CLOCK_GetFreq(kClock_WdtOsc) / 4;
NVIC_EnableIRQ(WDT_BOD_IRQn);
WWDT_GetDefaultConfig(&config);
/* Check if reset is due to Watchdog */
if (WWDT_GetStatusFlags(WWDT) & kWWDT_TimeoutFlag) {
    LED_RED_ON();
    PRINTF("Watchdog reset occurred\r\n");
}
 \star Set watchdog feed time constant to approximately 2s
 \star Set watchdog warning time to 512 ticks after feed time constant
 \star Set watchdog window time to 1s
config.timeoutValue = wdtFreq * 2;
config.warningValue = 512;
config.windowValue = wdtFreq * 1;
/* Configure WWDT to reset on timeout */
config.enableWatchdogReset = true;
/* wdog refresh test in window mode */
PRINTF("\r\n--- Window mode refresh test start---\r\n");
WWDT_Init(WWDT, &config);
/* First feed will start the watchdog */
WWDT_Refresh(WWDT);
while (1)
```

#### **Files**

• file fsl\_wwdt.h

#### **Data Structures**

• struct wwdt\_config\_t

Describes WWDT configuration structure. More...

#### **Enumerations**

```
    enum _wwdt_status_flags_t {
    kWWDT_TimeoutFlag = WWDT_MOD_WDTOF_MASK,
    kWWDT_WarningFlag = WWDT_MOD_WDINT_MASK }
    WWDT status flags.
```

#### **Driver version**

• #define FSL\_WWDT\_DRIVER\_VERSION (MAKE\_VERSION(2, 0, 0)) Defines WWDT driver version 2.0.0.

SDK API Reference Manual v2.0.0

## Refresh sequence

• #define WWDT\_FIRST\_WORD\_OF\_REFRESH (0xAAU)

*First word of refresh sequence.* 

• #define WWDT\_SECOND\_WORD\_OF\_REFRESH (0x55U)

Second word of refresh sequence.

#### WWDT Initialization and De-initialization

void WWDT\_GetDefaultConfig (wwdt\_config\_t \*config)

Initializes WWDT configure sturcture.

• void WWDT\_Init (WWDT\_Type \*base, const wwdt\_config\_t \*config)

*Initializes the WWDT.* 

• void WWDT\_Deinit (WWDT\_Type \*base)

Shuts down the WWDT.

## **WWDT Functional Operation**

static void WWDT\_Enable (WWDT\_Type \*base)

Enables the WWDT module.

• static void WWDT\_Disable (WWDT\_Type \*base)

Disables the WWDT module.

• static uint32\_t <u>WWDT\_GetStatusFlags</u> (WWDT\_Type \*base)

Gets all WWDT status flags.

• void WWDT\_ClearStatusFlags (WWDT\_Type \*base, uint32\_t mask)

Clear WWDT flag.

- static void WWDT\_SetWarningValue (WWDT\_Type \*base, uint32\_t warningValue) Set the WWDT warning value.
- static void WWDT\_SetTimeoutValue (WWDT\_Type \*base, uint32\_t timeoutCount) Set the WWDT timeout value.
- static void WWDT\_SetWindowValue (WWDT\_Type \*base, uint32\_t windowValue)

Sets the WWDT window value.

• void WWDT Refresh (WWDT Type \*base)

Refreshes the WWDT timer.

#### 39.4 Data Structure Documentation

## 39.4.1 struct wwdt\_config\_t

#### **Data Fields**

- bool enableWwdt
  - Enables or disables WWDT.
- bool enableWatchdogReset
  - true: Watchdog timeout will cause a chip reset false: Watchdog timeout will not cause a chip reset
- bool enableWatchdogProtect

true: Enable watchdog protect i.e timeout value can only be changed after counter is below warning & window values false: Disable watchdog protect; timeout value can be changed at any time

bool enableLockOscillator

## SDK API Reference Manual v2.0.0

#### **Function Documentation**

true: Disabling or powering down the watchdog oscillator is prevented Once set, this bit can only be cleared by a reset false: Do not lock oscillator

• uint32\_t windowValue

Window value, set this to 0xFFFFFF if windowing is not in effect.

• uint32 t timeoutValue

Timeout value.

• uint32\_t warningValue

Watchdog time counter value that will generate a warning interrupt.

#### 39.4.1.0.0.55 Field Documentation

## 39.4.1.0.0.55.1 uint32\_t wwdt\_config\_t::warningValue

Set this to 0 for no warning

### 39.5 Macro Definition Documentation

## 39.5.1 #define FSL WWDT DRIVER VERSION (MAKE\_VERSION(2, 0, 0))

## 39.6 Enumeration Type Documentation

```
39.6.1 enum wwdt status flags t
```

This structure contains the WWDT status flags for use in the WWDT functions.

Enumerator

```
kWWDT_TimeoutFlag Time-out flag, set when the timer times out.kWWDT_WarningFlag Warning interrupt flag, set when timer is below the value WDWARNINT.
```

## 39.7 Function Documentation

## 39.7.1 void WWDT GetDefaultConfig ( wwdt\_config\_t \* config\_)

This function initializes the WWDT configure structure to default value. The default value are:

```
* config->enableWwdt = true;
* config->enableWatchdogReset = false;
* config->enableWatchdogProtect = false;
* config->enableLockOscillator = false;
* config->windowValue = 0xFFFFFFU;
* config->timeoutValue = 0xFFFFFFU;
* config->warningValue = 0;
*
```

SDK API Reference Manual v2.0.0

#### **Parameters**

| config | Pointer to WWDT config structure. |
|--------|-----------------------------------|
|--------|-----------------------------------|

See Also

wwdt\_config\_t

## 39.7.2 void WWDT\_Init(WWDT\_Type \* base, const wwdt\_config\_t \* config )

This function initializes the WWDT. When called, the WWDT runs according to the configuration. Example:

```
* wwdt_config_t config;
* WWDT_GetDefaultConfig(&config);
* config.timeoutValue = 0x7ffU;
* WWDT_Init(wwdt_base,&config);
```

#### **Parameters**

| base   | WWDT peripheral base address |
|--------|------------------------------|
| config | The configuration of WWDT    |

## 39.7.3 void WWDT\_Deinit ( WWDT\_Type \* base )

This function shuts down the WWDT.

**Parameters** 

| base | WWDT peripheral base address |
|------|------------------------------|

## 39.7.4 static void WWDT\_Enable ( WWDT\_Type \* base ) [inline], [static]

This function write value into WWDT\_MOD register to enable the WWDT, it is a write-once bit; once this bit is set to one and a watchdog feed is performed, the watchdog timer will run permanently.

SDK API Reference Manual v2.0.0

AVD G

#### **Function Documentation**

#### **Parameters**

| base   WW | WDT peripheral base address |
|-----------|-----------------------------|
|-----------|-----------------------------|

## 39.7.5 static void WWDT\_Disable ( WWDT\_Type \* base ) [inline], [static]

This function write value into WWDT\_MOD register to disable the WWDT.

**Parameters** 

base WWDT peripheral base address

## 39.7.6 static uint32\_t WWDT\_GetStatusFlags ( WWDT\_Type \* base ) [inline], [static]

This function gets all status flags.

Example for getting Timeout Flag:

```
* uint32_t status;
* status = WWDT_GetStatusFlags(wwdt_base) &
    kWWDT_TimeoutFlag;
```

#### **Parameters**

| base | WWDT peripheral base address |
|------|------------------------------|
|------|------------------------------|

#### Returns

The status flags. This is the logical OR of members of the enumeration <u>wwdt\_status\_flags\_t</u>

## 39.7.7 void WWDT\_ClearStatusFlags ( WWDT\_Type \* base, uint32\_t mask )

This function clears WWDT status flag.

Example for clearing warning flag:

```
* WWDT_ClearStatusFlags(wwdt_base, kWWDT_WarningFlag);
.
```

#### **SDK API Reference Manual v2.0.0**

581

#### **Parameters**

| base | WWDT peripheral base address                                                                       |
|------|----------------------------------------------------------------------------------------------------|
| mask | The status flags to clear. This is a logical OR of members of the enumeration _wwdt_status_flags_t |

## 39.7.8 static void WWDT\_SetWarningValue ( WWDT\_Type \* base, uint32\_t warningValue ) [inline], [static]

The WDWARNINT register determines the watchdog timer counter value that will generate a watchdog interrupt. When the watchdog timer counter is no longer greater than the value defined by WARNINT, an interrupt will be generated after the subsequent WDCLK.

#### **Parameters**

| base         | WWDT peripheral base address |
|--------------|------------------------------|
| warningValue | WWDT warning value.          |

## 39.7.9 static void WWDT\_SetTimeoutValue ( WWDT\_Type \* base, uint32\_t timeoutCount ) [inline], [static]

This function sets the timeout value. Every time a feed sequence occurs the value in the TC register is loaded into the Watchdog timer. Writing a value below 0xFF will cause 0xFF to be loaded into the TC register. Thus the minimum time-out interval is TWDCLK\*256\*4. If enableWatchdogProtect flag is true in wwdt\_config\_t config structure, any attempt to change the timeout value before the watchdog counter is below the warning and window values will cause a watchdog reset and set the WDTOF flag.

#### **Parameters**

| base         | WWDT peripheral base address                  |
|--------------|-----------------------------------------------|
| timeoutCount | WWDT timeout value, count of WWDT clock tick. |

## 39.7.10 static void WWDT\_SetWindowValue ( WWDT\_Type \* base, uint32\_t windowValue ) [inline], [static]

The WINDOW register determines the highest TV value allowed when a watchdog feed is performed. If a feed sequence occurs when timer value is greater than the value in WINDOW, a watchdog event will occur. To disable windowing, set windowValue to 0xFFFFFF (maximum possible timer value) so windowing is not in effect.

## **Function Documentation**

#### Parameters

| base        | WWDT peripheral base address |
|-------------|------------------------------|
| windowValue | WWDT window value.           |

## 39.7.11 void WWDT\_Refresh ( WWDT\_Type \* base )

This function feeds the WWDT. This function should be called before WWDT timer is in timeout. Otherwise, a reset is asserted.

#### **Parameters**

| base | WWDT peripheral base address |
|------|------------------------------|
|------|------------------------------|

## 39.8 Fmc driver

#### 39.8.1 Overview

#### **Data Structures**

```
    struct fmc_flash_signature_t
        Defines the generated 128-bit signature. More...

    struct fmc_config_t
        fmc config structure. More...
```

## **Enumerations**

```
    enum _fmc_flags { kFMC_SignatureGenerationDoneFlag = FMC_FMSTAT_SIG_DONE_MASK }
    fmc peripheral flag.
```

#### 39.8.2 Data Structure Documentation

```
39.8.2.1 struct fmc_flash_signature_t
```

39.8.2.2 struct fmc\_config\_t

## 39.8.3 Enumeration Type Documentation

39.8.3.1 enum \_fmc\_flags

Enumerator

*kFMC\_SignatureGenerationDoneFlag* Flash signature generation done.

Fmc\_driver

How to Reach Us:

Home Page:

nxp.com

Web Support:

nxp.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address:

freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, Kinetis, Processor Expert are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Tower is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. ARM, ARM Powered logo, and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved.

© 2016 Freescale Semiconductor, Inc.



